Title of Invention

A DEVICE HAVING INTEGRATED CIRCUIT PACKAGE WITH A CAPACITOR"

Abstract An apparatus includes a package having a first surface and a conductive contact exposed at the first surface. A capacitor is inside the package. The capacitor has a first conductive contact exposed at a first surface of the capacitor. The first conductive contact has a first portion spanning a width of the first surface of the capacitor. The first surface of the capacitor is substantially parallel to the first surface of the package. A conductive path connects the first portion of the first conductive contact of the capacitor to the first conductive contact proximate the first surface of the package.
Full Text The invention relates to a device having an integrated circuit package
with capacitor.
Decoupling capacitors, for example, are used to filter noise that is produced in computer circuits by inductive and capacitive parasitics of power supplies. Decoupling capacitors also may be used to dampen power system 2 transients, for example, voltage overshoot or droop that occurs when a processor is shut down or powered up.
Decoupling capacitors also are used to provide supplemental current to a die's "hot spots", localized portions of a circuit die that require large amounts of current.
A decoupling capacitor's response time to a power system transient may be limited by impedance (e.g., inductance and resistance) between the decoupling capacitor and the die.
Decoupling capacitors may be surface mounted to a package upon which a die is mounted. Industry trends are directed to reducing device sizes and increasing packaging densities. Therefore, the amount of package real estate

available to surface mount capacitors is becoming increasingly small.
BRIEF DESCRIPTION OF ACCOMPANYING DRAWINGS

FIG. 1 is a cross-sectional view of a die mounted to a package with a capacitor.
FIGS. 2A - 2B are perspective views of capacitors..
FIG. 3 is a perspective view of a capacitor in a package.
FIG. 4 is a sectional plan view of a package containing multiple capacitors.
FIG. 5 is a sectional plan view of a package containing
multiple capacitors.


DETAILED DESCRIPTION
As shown in FIG. 1, a package 32 has a first side 38 and a second side 40. A die 30 is mounted on the first side 38 of the package 32. The die 30 includes a silicon or other semiconductor substrate on which both active and passive components of an integrated circuit may be fabricated. The die 30 is supported by and electrically connected to vias 36 in the package 32 by die bumps 34, which serve as electrical contacts. Other electrical
connections may be used instead of die bumps 34, such as wires. Vias 36 pass through the package 32 and electrically connect the die bumps 34 to contacts 12 on a capacitor 10 inside the package 32.
The capacitor 10 can be, for example, a low resistance, low inductance, multi-layer ceramic chip (MLCC) capacitor. The internal structure of MLCC capacitors typically includes multiple conductive layers insulated from each other. Each layer is typically connected to all of the contacts 12 on a capacitor 10 having a given polarity. Adjacent conductive layers are typically connected to opposite polarity contacts.
The capacitor 10 may have an industry standard form factor which identifies a capacitor's geometric size, shape, and weight. Other types of capacitors may be used.
Holes are typically drilled through the package 32 material. The walls of the holes may be plated with metal and filled with non-conductive epoxy to create the vias 36. Alternatively, the holes may be completely filled with conductive material to create the vias 36. The vias 36 provide conductive paths for the flow of current through the package 32.
The capacitor 10 can have four contacts 12 on each of two sides as shown, for a total of eight contacts. Each
contact 12 completely spans one of two sides 20, 2 4 of capacitor 10 (see FIGS. 2A and 2B) . The contacts 12 also partially span the top surface 14 and the bottom surface 16 of the capacitor 10.
The portion 15 of each contact 12 that spans the side surfaces 20, 24 are parallel to the first package side 38 next to the die bumps 34 and the second package side 40 next to package bumps 42. The package bumps 42 are electrical contacts that serve as connection points for power sources Vss and Vcc. Other conductive connections, for example, wires may be used in place of the package bumps 42.
The surface area of the portion 15 of each contact 12 that spans one of the side surfaces 20, 24 of the capacitor 10 can be greater than the surface area of the portion 13, 17 of the contact 12 that spans either the top surface 14 or the bottom surface 16 of the capacitor 10. Thus, multiple vias 36 can terminate at the portion 15 of each contact 12 that spans a side surface 20, 24 of the capacitor 10. Multiple vias 3 6 can be connected in parallel to create a low impedance connection between each of the die bumps 34, each of the contacts 12 on the capacitor 10 and each of the package bumps 42 as discussed in more detail with respect to Figure 3.
Although the illustrated example can be used in complementary metal oxide semiconductor (CMOS) applications, other voltages and combinations of voltages may be used. For example, in gate turnoff logic (GTL) applications, Vss connections and ground connections are made to the package bumps 42.
The package 32 illustrated in FIG. 1 includes a core layer 44, four buildup layers 46, two conductive planes 48 and underfill 50. The design and arrangement of the different layers and components inside the package can vary. For example, the package 32 may contain more than one core layer 44. The core layer 44 is typically a preformed, reinforced, epoxy material, but may include other materials.
The package 32 may contain more or fewer buildup layers 46. Buildup layers 4 6 are formed of a material similar to core layer 44 material. Buildup layers 4 6 typically are not preformed, but are created by flowing epoxy onto a preformed core layer 44.
A package may contain one or more metal conductive planes 48. The underfill 50, which surrounds the capacitor 10, may be an epoxy-based material and should be resistant to cracking.
FIGS. 2A and 2B illustrate examples of capacitors that can be provided in the package 32 as described above. The
capacitor 10A has a standard form factor and eight alternating polarity contacts 12. The term "alternating polarity" means that the polarity of each contact 12 is different from the polarity of adjacent contacts 12. For example, one contact might be connected to a 5-volt power source and an adjacent contact might be connected to a ground connection.
As shown in FIG. 2B, capacitor 10B includes fourteen alternating polarity contacts 12. In this example, the end caps 2 6 and 2 8 also serve as contacts.
Capacitors may have more or fewer contacts 12 and may have different relative spacing between the contacts 12. Adjacent contacts 12 on a single capacitor typically have different polarities, and contacts 12 are typically arranged on opposite sides of a capacitor. The body 11 of a capacitor is typically made of ceramic, but may be made of other materials.
As shown in FIG. 3, each of the contacts 12 is connected to three vias 36. Each set of three vias 3 6 begins on one end at a single contact 12 and terminates at either a single die bump 34 or a single package bump 42. Generally, one or more vias 3 6 may be connected in parallel between each contact 12 on the capacitor 10 and each die bump 34 or package bump 42.
The maximum number of vias 3 6 that can be connected in this manner between a particular contact 12 and a particular die bump 34 or package bump 42 depends on the size of each via 36, the apparent surface area of the contact 12, and the apparent surface area of the particular die bump 34 or package bump 42. The term "apparent surface area" refers to the surface area of the portion of a contact 12, die bump 34, or package bump 42 that is substantially perpendicular to and in the path of one or more vias 36 that terminate on that point. The arrangement of FIGS. 1 and 3 provides a relatively large apparent surface area for the contacts 12. Thus, more vias 3 6 can be terminated at each contact 12.
As shown in FIG. 4, a package 32A contains multiple capacitors 10K, 10L ... 10Z arranged side-by-side. Any number of capacitors 10K, 10L . . . 10Z can be configured as shown. A die 30, indicated by dashed lines, is mounted above the package 32A.
The contacts 12 of each capacitor 10K, 10L . .. 10Z can be electrically insulated from the contacts 12 of neighboring capacitors by underfill 50 material and/or core material 44. Alternatively, metal strips 52 may be formed directly on the core material 44 and underfill 50 to electrically connect contacts 12 of adjacent capacitors, such as shown for capacitors 10K and 10L. Similar connections can be made on the opposite side of the
capacitors 10K and 10L. In that way the adjacent capacitors 10K and 10L can be connected in parallel.
Additional vias 3 6 may be terminated directly onto the metal strip 52. This can further increase the apparent surface area available for connecting vias 36 to a contact 12.
The package arrangement of FIG. 4 allows capacitors 10K, 10L ... 10Z to be lined up in such a way that many capacitors can be fit in a particular size package 32A, and a relatively large capacitance can be obtained for a particular package size.
As shown in FIG. 5, alternate embodiments may include capacitors 10 arranged in rows 60A, 60B ... 60K and columns 70A ... 70B.
The package 32 may provide one or more of the following advantages: higher capacitance, lower inductance and lower resistance between power supply connections and a die or other variable electrical load, and improved power system response to power system transient events .
Improved power system stability and better overall power integrity can be achieved. The package also may provide large values of capacitance in relatively small spaces. Smaller components can be manufactured, resulting in a more efficient use of space.
The package 32 can provide relatively low equivalent series inductance (ESL) and relatively low equivalent series resistance (ESR) conductive paths between a capacitor and a die. Additionally, the cost per unit of capacitance may be reduced because of the smaller amount of material needed to provide a particular capacitance.
Furthermore, manufacturing the package 32 can be relatively simple because the package can incorporate industry standard, readily available components.
Other implementations are within the scope of the following claims.




WE CLAIM :
1. A device integrated circui pakabe with capacitor, the device comprising:
a package (32) having a first surface (38) and a first external conductive contact (where (36) meets (34)) exposed at the first surface (38);
a capacitor (10) inside the package (32), the capacitor (10) having a first conductive contact (12) exposed at a first surface (24) of the capacitor (10), a first portion (15) of the first conductive contact (12) spanning a width of the first surface (24) of the capacitor (10), the first surface (24) of the capacitor (10) being parallel to the first surface (38)of the package (32); and
a first conductive path (36) connecting the first portion (15) of the first conductive contact (12) of the capacitor (10) to the first external conductive contact (where (36) meets (34)).
2. The device as claimed in claim 1 wherein a second
conductive path (36) connecting a first portion (15) of a second conductive contact (12) spanning a second surface (20) of the capacitor (10) to a second external conductive contact (where (36) meets (34)) exposed at the first surface (38) of the package (32), the second surface (20) of the capacitor (10) being parallel to the first surface (38) of the package (32).
3. The device as claimed in claim 1 wherein a second conductive path (36) connecting a first portion (15) of a second conductive contact (12) spanning a second surface (20) of the capacitor (10) to a second external conductive contact (42) exposed at a second surface (40) of the package (32) parallel to the first surface (38) of the package (32), the second surface (20) of the capacitor (10) being opposite the first surface (24) of the capacitor (10).
4. The device as claimed in claim 1 wherein the capacitor has an industry standard form factor.
5. The device as claimed in claim 1 wherein the capacitor (10) comprises a multi-layer ceramic chip capacitor.

6. The device as claimed in claim 1 wherein a die (30) having a first
conductive die contact (34) proximate the first surface (38) of the
package (32); wherein
the first conductive path (36) connects the first portion (15) of the first conductive contact (12) of the capacitor (10) to the first conductive die contact (34).
7. The device as claimed in claim 6 wherein a second conductive path (36) connecting the first portion (15) of the first conductive contact (12) of the capacitor (10) to a power supply (Vss or Vcc).
8. The device as claimed in claim 1 or claim 6 wherein a second conductive path (36) connecting the first portion (15) of the first conductive contact (12) of the capacitor (10) to a first external conductive contact (42) exposed at a second surface (40) of the package (32) parallel to the first surface (38) of the package (32).
9. The device as claimed in claim 6 wherein a second conductive path (36) connecting a first portion (15) of a second conductive contact (12) spanning the width of a second surface (20) of the capacitor (10) to a power supply (Vss or Vcc), the second surface (20) of the capacitor (10) being parallel to the first surface (38) of the package (32).
10. The device as claimed in claim 6 wherein a second conductive path (36) connecting a first portion (15) of a second conductive contact (12) spanning the width of a second surface (20) of the capacitor (10) to a second external conductive contact (42) exposed at a second surface (40) of the package (32), parallel to the first surface (38) of the package (32).
11. The device as claimed in claim 1 or claim 6, wherein the capacitor (10) having third and fourth surfaces (14, 16) perpendicular to the first and second surfaces (24, 20) of the capacitor (10) and each contact (12) of the capacitor (10) having a second portion (13) that covers at least a part of the third surface (14) of the capacitor (10) and a third portion (17) that covers at least a part of the fourth surface (16) of the capacitor (10).
12. The device as claimed in claim 11 wherein the second and third portions (13, 17) of each contact (12) of the capacitor (10) respectively have a surface area less than a surface area of the first portion (15) of the contact (12).
13. The device as claimed in claim 6 wherein the first and second conductive contacts (12) of the capacitor (10) are connected to different voltages (Vss or Vcc).
14. The device as claimed in claim 6 wherein conductive contacts (12) on the first surface (24) of the capacitor (10) and conductive contacts (12) on the second surface (20) of the capacitor (10), wherein some of the contacts (12) are connected to a first voltage (e.g. Vss) and some of the contacts are connected to a second voltage (e.g. Vcc).
15. The device as claimed in claim 6, having a plurality of capacitors
(10K, 10L 10Z) arranged side by side inside the package (32), each
capacitor (10K, 10L 10Z) having a first conductive contact (12)
exposed at a first surface (24) of the capacitor (10K, 10L 10Z) and a
second conductive contact (12) exposed at a second opposing surface
(20) of the capacitor (10K, 10L 10Z), each conductive contact (12)
on each capacitor (10K, 10L 10Z) having a respective first portion
(15) that spans a width of the first (24) or second (20) surface of the
capacitor (10K, 10L 10Z), the first (24) and second (20) surfaces of
each capacitor (10K, 10L 10Z) being parallel to the first surface (38)
of the package (32); and
a first conductive path (36) connecting the first portion (15) of
the first conductive contact (12) of each capacitor (10K, 10L 10Z) to
at least one of the conductive contacts (34) on the die (30).


Documents:

1492-delnp-2003-abstract.pdf

1492-delnp-2003-assignment.pdf

1492-delnp-2003-claims.pdf

1492-delnp-2003-complete specification (as-filed).pdf

1492-delnp-2003-complete specification (granted).pdf

1492-DELNP-2003-Correspondence-Others-(11-01-2011).pdf

1492-delnp-2003-correspondence-others.pdf

1492-delnp-2003-correspondence-po.pdf

1492-delnp-2003-description (complete).pdf

1492-delnp-2003-drawings.pdf

1492-DELNP-2003-Form-1-(11-01-2011).pdf

1492-delnp-2003-form-1.pdf

1492-delnp-2003-form-19.pdf

1492-DELNP-2003-Form-2-(11-01-2011).pdf

1492-delnp-2003-form-3.pdf

1492-delnp-2003-form-5.pdf

1492-DELNP-2003-GPA-(11-01-2011).pdf

1492-delnp-2003-gpa.pdf

1492-delnp-2003-pct-101.pdf

1492-delnp-2003-pct-210.pdf

1492-delnp-2003-pct-401.pdf

1492-delnp-2003-petition-137.pdf

1492-delnp-2003-petition-138.pdf


Patent Number 245755
Indian Patent Application Number 1492/DELNP/2003
PG Journal Number 05/2011
Publication Date 04-Feb-2011
Grant Date 31-Jan-2011
Date of Filing 18-Sep-2003
Name of Patentee INTEL CORPORATION
Applicant Address 2200 MISSION COLLEGE, BOULEVARD SANTA CLARA, CALIFORNIA 95052, U.S.A
Inventors:
# Inventor's Name Inventor's Address
1 DAVID G. FIGUEROA 5025 EAST HILTON AVENUE, MESZ, AZ 85206, U.S.A
2 DEBENDRA MALLIK 1210 NORTH JUDD PLACE, CHANDLER, AZ 85226, U.S.A
3 JORGE PEDRO RODRIGUEZ 1210 NORTH JUDD PLACE, CHANDLER, AZ 85226, U.S.A
PCT International Classification Number H01L
PCT International Application Number PCT/US2002/04144
PCT International Filing date 2002-02-11
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 09/816,665 2001-03-23 U.S.A.