Title of Invention

"A PROCESS FOR ATTACHING WAFERS WITH ASSOCIATED COMPONENTS"

Abstract Producing the miciostructures on separate substrates, which are bonded. One of these stnictures may be temperature sensitive CMOS electonics. Tbete mzy be a high-temperature themal sensor on one wafer and low-temperature CMOS elecironics. In the case where the bonding material is polyimidc the polyimide on both surfaces to be bonded is soft baked. The wafers are placed in a wafer bonder and. using precision alignment, brought into oontact The application of pressure and beatfonns a bond between tbe two coatings of polyimide. A wafer may need to be removed from a combined structure. One of the bonded stiucnues may be placed on a sacrificial layer that can be etched away to facilitate removal of a wafer without grinding. After wafer removal. a contact from the backside of one of tbe structures now on polyimide to the other on (be wafer may be made. Sacrificial material, for example, polyimide, may be removed from between tbe structures that are commected via a contact A microstzucture may be bonded with something that is not a microstnucture. such as single-or multi-layer material, crystalline or amorphous.
Full Text The present invention relates to a process for attaching wafers with associated components.
The Government may have rights in this invention pursuant to Contract JNO. N00014-56-C-2906, awarded by the Department of the Navy.
The invention pertains to micros true cure wafers. Particularly, it pertains to attachment of wafers, and more particularly to tenperature sensitive wafers-
The invention involves the bonding of devices or materials fabricated on, separate wafers. A raicrostructure's front surface may be bonded to another microstructure; however, a microstructure on one substrate may be incompatible with the process used to produce the other microstructure. The invention is designed to avoid problems caused by such incompatibility-
The need for such a .process is driven by the performance needs in several areas of military and industrial applications, including thermal and mechanical sensors, magnetoresistive memory arrays, and superconducting channels.
Wafer bonding technology has existed for some time. Therefore, other patented processes exist producing more and less similar structures. The idea of bonding wafers
p; cessed with incompatible processes has been tried. Existing bolometer technology requires that the readout electronics, CMOS and metalizations survive the processing
conditions used for the detector materials. The development of high temperature coefficient of resistance (TCR) materials, which require very high processing temperature, provided an incentive to develop a technique for coupling these materials into bolometer technology. The present technique is superior to related art single-wafer technology pecause the detector film is processed at temperatures much ligher than 450 degrees Celsius (C), which is the practical limit of CMOS devices.
SUMMARY OF THE INVENTION The present invention consists of producing the desired microstructures on separate substrates and coating them with a suitable bonding material. These structures may be CMOS electronics or a pure microstructure. One embodiment includes a high temperature thermal sensor on one wafer and low-temperature CMOS electronics with some electrical and thermal features on another wafer. In the case where the bonding material is polyiraide. the polyimide on both surfaces to be bonded are soft baked. The wafers are placed in a wafer bonder and, using precision alignment, brought
into contact. The application of pressure and heat torms a bond between the two coatings of polyimide.
A wafer may need to be removed from a combined structure. A particularly advantageous techniqueis to build one of the bonded structures on a sacrificial layer that can be etched away to facilitate removal of a wafer without grinding. .further processing can be done on either or both structures.
After wafer removal, a contact from the backside of one of the structures now on polyimide to the other on the wafer has been demonstrated. This contact, electrical or physical, is one of many kinds, which could be made. Sacrificial material, for example, polyimide, may be removed from between the structures that are bonded via a contact. It may also be desirable to bond a microstructure with something that is not a microstructure, such as single- or multi-layer material, crystalline or amorphous. The present process provides a good method of bonding of these items, while incorporating the materials having a temperature coefficient of resistance that range from a typical value of
2 %/C to a high value of 3.5 %/C on the present wafers. The TCR may be measured at a value of 12 %/C on bulk substrates with much lower 1/f (k=10-14) noise than VOx (vanadium oxide) (k=10-13) films. The material may be thinned after wafer removal to improve performance with lower mass.
The present invention relates to a process for attaching wafers with associated components, comprising:
providing a first wafer having a microstructure with an electrical and structural contact;
providing a second wafer having an electronic device with an electrical lead; and characterized by
applying a polyimide layer on a topside of the first wafer;
applying a polyimide layer on a topside of the second wafer;
producing an opening above the lead of the electronic device
depositing a meted on the polyimide layer and filling the opening to form a post making an electrical and structural contact with the lead;
planarizing the post and the polyimide layer;
depositing another polyimide layer on the polyimide layer and the post;
applying a polyimide layer on the microstructure of the first wafer;
attaching the first wafer having the microstructure and the second wafer by bonding the polyimide layer and polyimide layer together; and
removing polyimide layers, resulting in the microstructure of the first wafer structurally supported by and electrically connected to the electronic device via the lead, the post and contact.
BRIEF DESCRIPTION OF THE DRAWINGS
Figures 1-6 are cross-sectional views of a high-temperature thermal sensor being formed on a silicon wafer.
Figures 7-10 are cross-sectional views of an adaptive structure being formed over CMOS electronics on a silicon wafer.
Figure 11 shows the sensor and electronics after having been bonded together.
Figures 12-13 demonstrate a certain method of removing a silicon wafer, using a sacrificial layer, after the structures have been bonded.
Figure 14 demonstrates further processing on the structure formed on the removed wafer.
Figure 15 shows the removal of part of the original bonding mediums.
Figure 16 shows the removal of dielectric material in a region into which a contact is to be deposited.
Figure 17 shows the deposition of a structural and electrical contact on the final bonding medium.
Figure 18 shows the removal of other sacrificial material.
Figure 19 shows the deposition of a reflector and a polyimide sacrificial layer on the wafer.
Figure 2 0 shows an attachment of two wafers via their polyimide layers.
Figure 21 shows the etch of an access hole through a silicon wafer to an etch stopping layer.
Figure 22 shows the removal of the silicon wafer with the removal of the etch stopping layer of Figure 21.
Figure 23 reveals a YSZ crystal orientation layer and the polyimide layer thinned by milling.
Figure 24 shows the removal of the polyimide layer and a punch-through of another polyimide layer to contacts or reflectors of electronic devices.
Figure 25 reveals a self-aligned cut of dielectric layers.
Figure 26 shows a structural and electrical contact between a reflector or contact of the electronic devices and the leg metal.
Figure 27 reveals the removal of the sacrificial polyimide resulting in a thermal isolation between the leg metal and the device electronics.
Figure 28 is a planar view of a pixel use in the resultant device of the dual wafer attachment process.
DESCRIPTION OF THE EMBODIMENTS The dual wafer microstructure attachment process (DWaMA Process) is described in the context of fabricating a
bolometer. The process, in this context and in general, is , paritioned into three phases of fabrication.
Th first phase is to create a microstructure for thermal sensing. A high temperature coefficient of resistance (TCR) film is necessary for high performance microstructures, requiring high temperature processing. The microstructure will be formed on a first, temporary wafer on
which a release layer will first be deposited. These steps

are illustrated in Figures 1-6 for one device of many on a given wafer.
In Figure 1, a silicon wafer 2 of a suitable quality is obtained and prepared to be used as a substrate for a thermal sensing microstructure. A layer 4 of hastalloy is first deposited across the surface, of wafer 2- This material is compatible with the processes required to form the sensor, though it is not part of it, and can be etched by a method with good selectivity properties against the materials to be in contact with it, excluding the wafer. It also provides a suitable surface on which to form the sensor. Any material used for this sacrificial layer should have these three properties. A yttria stabilized zirconia (YSZ) jcrysta.! orientation film 6, appropriate for the application, is then deposited across the surface of hastalloy layer 4 and patterned, leaving a mesa 6, per this particular sensor's design. Since this wafer's front
s face will be bonded with another's front surface, the sensor is actually being constructed from the top down. This property of the proposed method can be considered when designing according to this methodology. Present wafer 2 is designed according to the mirroring effect, which takes place when bonding wafers face-to-face.
A layer 8 of BixTiOy is deposited on the exposed areas of hastalloy layer 4 as well as on the surfaces of the YS2 mesa 6, using a solgel process, as shown in Figure 2. On BixTiOy layer 8, a CMR (colosaal magneto-resistance) film 10
is deposited on all surfaces with a solgel process and the

best thermal processing available. A Si3N4 layer 12 is deposited on CMR film 10, thereby passivating the film.
A photoresist is applied to the surface of Si3N4 12, and patterned to form a mesa of layers BixTiOy 8, CMR 10, and Si3N4 12 on YS2 6 mesa. A subsequent etch of these three layers on the YSZ and hastalloy layers 6 and 4. Polyiraide 14 is deposited to a depth greater than the height of the entire mesa and is planarized to the level of the mesa, with the resulting structure in Figure 3.
SijN* layer 12 is patterned in the same way, using a mask defining contacts to CMR film lo, as shown in Figure 4. Metal 16 is deposited and patterned such that polyiraide layer 14 is exposed in region 15 in the areas where layers 6, 8, 10, and 12 were previously removed. The width of the
cut in metal 16 should be enough to allow deposition of a contact structure later in che process. A dielectric 18 providing passivation of the metal 16 is deposited.
Dielectric 18 is patterned and removed in the region of space 15, providing direct access to polyimide layer 14 from the surface of the microstructure. Figure 5 shows this structure.
Finally, a polyimide layerj^g,is deposited across the surface to a depth of about 1000 angstroms, extending to the previously deposited polyimide layer 14 and to a height greater than the depth of space 15. This wafer and its microstructures now undergo thermal processing to about lOO degrees C in order to partially cure polyimide layer 14.
See Figure 6. At this point, the fabrication of the sensor itself is complete.
In the second phase, the readout or drive electronics
are formed on a wafer 22 using standaird COMS procesees. An electronic connection is formed at the top level of the CMOS devices in order to make electrical contact with a microstructure that is formed in phase one. The present wafer carries a thick layer of sacrificial bonding material which when removed, with the thin polyimide layer on the other wafer, provides a cavity for thermal isolation of the CMOS devices from the microstructure and for optical reflection. These process steps are shown in Figures 7-io.
CMOS devices 20 are formed on a first silicon wafer 22

being depicted in Figure 7. A reflector 69 is deposiced and
patterned on top of the CMOS devices 20 to define the
optical cavity between the reflector and the microstructure
above it. A thick layer of polyimide 24 is deposited and
patterned, producing a basket 21 above a CMOS lead 23 for
the purpose of providing a form for metal to be deposited.
Polyimide layer 24 also acts as a sacrificial layer,
occupying a space between electronics 20 and the
microstructure.
Aluminum 26 is deposited across the entire surface of

polyimide layer 24, as seen in Figure 8, making electrical contact with lead 23 at the bottom of basket 21, and thus to electronics 20, and filling basket 21 to a level above the level of polyimide layer 24.
Aluminum post 27 is planarized in Figure 9 by means of a chemical mechanical polish (CMP) . This CMP is of a duration so as to re-expose polyimide 24 but not thin it a significant amoxint.
A polyimide layer 28 is deposited across the surfaces of planarized polyimide 24 and aluminum post 27, as shown in Figure 10. This polyimide layer 28 is partially cured by baking at 100° C for two minutes. The thickness of this layer is nominally about 1000 angstroms, but may need to be
thicker in the presence of a non-planar surface. This temporarily completes processing on wafer 22.
The first half of the third and final phase is to attach the high temperature microstructure film to the CMOS devices by bonding polyimide layers 19 and 28, respectively, ' {-) which are the top layers on each wafer. This is shown in Figure 10. Next, wafer 2 is removed to allow exposure of the sensor.
Being coated with soft-baked polyimide, the wafers are aligned to within one micron of their front surfaces opposite each other in a wafer-to-wafer bonding apparatus while being held a few microns (e.g.,
either in a vacuum or in the presence of non-oxidizing or
inert gases. The resulting cross section is seen in Figure 11.
Access holes 4 0 ere cut into temporary second wafer 2 from the back sideusing a deep RIE (reactive ion etch) silicon etch, stopping on hastalloy release layer 4, as seen in Figure 12. These holes provide local exposure to hastalloy layer 4, thereby allowing the hastalloy to be etched in a shorter period of time. The release layer is chemically etched to allow the removal of temporary wafer 2 from the bonded assembly, being shown in Figure 13. YSZ crystal orientation layer 6 and surrounding
polyimide layer 14 are thinned by a means of blanket milling to a thickness as desired for the sensor. Figure 14 illustrates this.
The second half of the third and final phase is to open a region between the microstructure and post 27 created on the readout wafer, make an electrical and physical connection, and remove sacrificial polyimide layers 19, 24 and 28, so as to provide thermal isolation between the ^ microstructure and the readout substrate.
Figure 15 displays the bonded assembly after some of the polyimide 14, 19, 24 has been removed. The anisotropic etch removes a portion of polyimide 14 layer at the surface of the structure and is allowed to continue through space 15 in metal 16. The etchant stops at aluminum post 27 while removing portions of polyimide layers 19 and 28 that had
been at the surface of the wafers at the time of bonding and below space 15.
A cut, self-aligned to YSZ film € and leg metal 16, is made of dielectric layer 18 in region 42, as demonstrated in Figure 16.
The second-to-last stage of processing involves depositing and patterning an electrical and structural contact 44 in the discussed region 42, affixed to post 27 and leg metal 16. Figure 17 shows the contact.
Finally, Figure 18 shows the final product after a dry etch has removed the remaining parts of polyimide layers 24, 28, 19, creating the final desired thermal isolation.
The above procedure can be modified to eliminate the use of post 27. The following illustrates that modification. In Figure 19, as in Figure 1, reflector 69 is deposited and patterned on top of CMOS electronics 20 and their interconnect metals 50 to form the optically resonant cavity between the reflector deposited and patterned on top of wafer 22 and the roicroetructure of wafer 2. A layer of polyimide S1 is deposited on top of the resulting structure, but here it is not patterned or etched.
As before, wafers 2, 22 of Figures 19 and 20, respectively, are bonded. Holes 52 are etched to hastalloy layer 53 through wafer 2, as shown in Figure 21. Wafer 2 is removed with an etch of hastalloy layer 53 in Figure 22.
YSZ crystal orientation layer 56 is thinned by blanket milling along with polyimide layer 54 in Figure 23.
In Figure 24, as in Figure 15, polyimide layer 54 and portions of layers 51 and 60 are etched, exposing leg metal 58 and punching through to CMOS lead SO, which is electrically connected to CMOS devices 20.
A cut of dielectric layer 62, self-aligned to YSZ film 56 and leg metal features 58, is made and is shown in Figure 25.
Finally, contact 64 is deposited and patterned, making electrical and structural contact between CMOS lead metal 50 and leg metal 58, of Figure 26. Remaining polyimide layers 51 and 60 are etched away, in Figure 27. The resulting assembly uses only one deposited material to make the backside contact from leg metal 58 to CMOS lead metal 50.
The alsove procedure can be further modified to substitute the use of hastalioy with molybdenum for faster etching. Molybdenum requires less etching time for release but may not promote crystalinity in the YSZ and thereby the CMR films.as well as hastalioy.
Figure 28 reveals a plan view of a pixel of the resultant device of the described process. It shows reflector 69, YSZ 6 and CMR resistor 10. Also, contacts 44 and 64, and leg metals 16. This figure shows interconnects
71 which are not shown in the cross-section view of the device, to pads.
This process allows the separation of the non-CMOS-compatible process steps, which in this case is the high tentperature processing of the sensor material, from those needed to form CMOS electronics. It also demonstrates the assembly of these structures through thin film contact layers and sacrificial release layers. Although the process has been described using CMOS and non-CMOS processes, a much broader range of applications can be made.
Though the invention has been described with respect to a specific preferred embodiment, many variations and modifications will become apparent to those skilled in the art upon reading the present application. It is therefore intended that the appended claims be interpreted as broadly as possible in view of the prior art to include all such variations and modifications.


WE CLAIM :
1. A process for attaching wafers with associated components, wherein:
a first wafer (2) having a microstructure fabricated at high temperature with an electrical and structural contact (44);
a second wafer (22) having an electronic device (20) fabricated at low temperature with an electrical lead (23); and the process comprises the steps of
applying a polyimide layer (14) on a topside of the first wafer (2);
applying a polyimide layer (24) on a topside of the second wafer (22);
producing an opening (21) above the lead (23) of the electronic device (20)
depositing a metal (26) on the polyimide layer (24) and filling the opening (21) to form a post (27) making an electrical and structural contact with the lead (23);
planarizing the post (27) and the polyimide layer (24);
depositing another polyimide layer (28) on the polyimide layer (24) and the post (27);
applying a polyimide layer (19) on the microstructure of the first wafer (2);
attaching the first wafer (2) having the microstructure and the second wafer (22) by bonding the polyimide layer (19) and polyimide layer (28) together; and
removing polyimide layers (19, 28, 24), resulting in the microstructure of the first wafer (2) structurally supported by and electrically connected to the electronic device (20) via the lead (23), the post (27) and contact (44).
2. The process as claimed in claim 1, comprising removing the
first wafer (2).
3. The process as claimed in claim 1, wherein the microstructure and electronic device (20) are electrically and structurally connected to each other by a plurality of posts.
4. The process as claimed in claim 3, wherein the microstructure and the electronic device (20) are thermally isolated from each other.
5. The process as claimed in claim 4, wherein the polyimide is a
sacrificial material.
6. The process as claimed in claim 3, wherein the polyimide layers are
soft baked prior to the bonding of the first wafer (2) and second wafer
(22).
7. A process for attaching silicon wafers as claimed in claim 1
comprising:
forming microelectronics on the first silicon wafer;
forming a microstructure on the second silicon wafer;
coating the microelectronics with a first sacrificial polyimide bonding material having a first thickness;
coating the microstructure with a second sacrificial polyimide bonding material having a second thickness;
forming at least one post connecting the microelectronics of the first wafer with the microstructure of second wafer;
aligning the first and second silicon wafers;
bringing the first and second sacrificial polyimide bonding materials into contact; and
fusing the coatings and forming a bond between the first and second sacrificial polyimide bonding materials and between the microelectronics and the microstructure such that the first and second thicknesses of the first and second sacrificial polyimide bonding materials, respectively, determine a separation between the microelectronics and the microstructure.

Documents:

in-pct-2002-00147-del-abstract.pdf

in-pct-2002-00147-del-claims.pdf

in-pct-2002-00147-del-complete specification (granted).pdf

in-pct-2002-00147-del-correspondence-others.pdf

in-pct-2002-00147-del-correspondence-po.pdf

in-pct-2002-00147-del-description (complete).pdf

in-pct-2002-00147-del-drawings.pdf

in-pct-2002-00147-del-form-1.pdf

in-pct-2002-00147-del-form-19.pdf

in-pct-2002-00147-del-form-2.pdf

in-pct-2002-00147-del-form-3.pdf

in-pct-2002-00147-del-form-4.pdf

in-pct-2002-00147-del-form-5.pdf

in-pct-2002-00147-del-gpa.pdf

in-pct-2002-00147-del-pct-210.pdf

in-pct-2002-00147-del-pct-304.pdf

in-pct-2002-00147-del-pct-308.pdf

in-pct-2002-00147-del-pct-409.pdf

in-pct-2002-00147-del-pct-416.pdf

IN-PCT-2002-147-DEL-Correspondence Others-(01-11-2011).pdf


Patent Number 242682
Indian Patent Application Number IN/PCT/2002/00147/DEL
PG Journal Number 37/2010
Publication Date 10-Sep-2010
Grant Date 04-Sep-2010
Date of Filing 04-Feb-2002
Name of Patentee HONEYWELL INC.
Applicant Address 101 COLUMBIA AVENUE, P.O. BOX 2245, MORRISTOWN, NEW JERSEY 07960, UNITED STATE OF AMERICA.
Inventors:
# Inventor's Name Inventor's Address
1 BARRET E. COLE 3010 W. 112TH STREET, BLOOMINGTON, MN 55431, USA.
2 JEFFREY A. RIDLEY 13021 HIGHPOINT CURVE, BURNSVILLE, MN 55337, USA.
3 ROBERT E. HIGASHI 20220 MANOR ROAD, SHOREWOOD, MN 55331, USA.
PCT International Classification Number H01L 21/98
PCT International Application Number PCT/US00/21031
PCT International Filing date 2000-08-02
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 09/365,703 1999-08-02 U.S.A.