Title of Invention

METHOD AND APPARATUS FOR ELECTRICALLY ADJUSTING DELAY IN RADIO-FREQUENCY SYSTEMS

Abstract An apparatus and method for providing an electrically adjustable RF delay in which a splitter splits an input signal into two signal paths, one signal path providing a delay fixed at an integral number of wavelengths of a desired center frequency and both signal paths providing electrically adjustable attenuation. A combiner combines the signals passing through the signal paths, such that the sum of the electrically-adjustable attenuation provided by the signal paths adds to unity, whereby the input signal is delayed by an adjustable time depending upon the attenuations provided by the signal paths.
Full Text

METHOD AND APPARATUS FOR ELECTRICALLY ADJUSTING
DELAY IN RADIO-FREQUENCY SYSTEMS FIELD OF THE INVENTION
The present invention relates to adjustable radio-frequency delay elements. More specifically, the present invention relates to apparatus for electrically adjusting delay in a radio-frequency systems.
BACKGROUND OF THE INVENTION
Various radio-frequency systems, notably feed forward amplifiers and predistorters, require the adjustment of delay through signal paths. This is typically done by varying lengths of transmission line, tuning filters for group delay, adding fixed delay increments, or other methods. All of these approaches require mechanical adjustment, circuit modifications, or other operations that greatly complicate the manufacturing process and increase cost. There is a need for a method to electrically adjust the delay in these applications without introducing complications or impairments that render the approach unworkable.
SUMMARY OF THE INVENTION
According to one aspect of the invention, there is provided an electrically adjustable RF delay element, including a splitter to split an input signal into two signal paths. One signal path is delayed by a fixed integral number of wavelengths of a desired center frequency and both signal paths are attenuated using electrically adjustable attenuation such that the sum of the electrically adjustable attenuation provided by the signal paths adds to unity. A combiner then combines the signals passing through the signal paths. The input signal is delayed by an adjustable time depending upon the attenuations provided by the signal paths.
Preferably, a balanced variable attenuator provides the splitter and signal paths and an RF delay element having a delay fixed at an integral number of wavelengths of a desired center frequency. The fixed delay element is connected between port 3 of the balanced variable attenuator and a first input of the combiner and a second input of the combiner is connected to port 2 of the balanced variable attenuator, whereby an RF signal applied to port 1 of the balanced variable attenuator is delayed by an adjustable time depending upon the degree of attenuation

provided by the balanced variable attenuator and is provided at the output of the combiner.
Preferably, the balanced variable attenuator is formed from identical shunt-mounted reflective attenuators are connected between a pair of quadrature hybrid couplers or by identical series-mounted reflective attenuators are connected between a pair of quadrature hybrid couplers. Preferably, the reflective attenuators are PIN diodes.
According to another aspect of the invention, there is provided a method for providing an electrically adjustable delay of an RF signal. The method includes the steps of splitting the RF signal into two intermediate signals; delaying one intermediate signal by a fixed integral number of wavelengths of a desired center frequency; attenuating both intermediate signals by electrically-adjustable attenuation factors such that the sum of the attenuation factors is unity; and combining the intermediate signals into an output signal.
BRIEF DESCRIPTION OF THE DRAWINGS
Preferred embodiments of the present invention will now be described, by way of example only, with reference to the attached Figures, wherein:
Figure 1 is a block diagram of an electrically adjustable delay element in accordance with an embodiment of the present invention;
Figure 2 is a block diagram of a conventional balanced attenuator using PIN diodes in a series configuration;
Figure 3 is a block diagram of a conventional balanced attenuator using PIN diodes in a shunt configuration;
Figure 4 is a block diagram of an electrically adjustable delay element in accordance with an embodiment of the present invention using PIN diodes in a series configuration;
Figure 5 is a block diagram of an electrically adjustable delay element in accordance with an embodiment of the present invention using PIN diodes in a shunt configuration;
DETAILED DESCRIPTION OF THE INVENTION
Delay is equal to the negative of the first derivative of phase with respect to time. As such, it should be realized that any approach used to adjust delay must not just adjust phase,

but actual delay.
In general, each embodiment of the invention uses two signal paths, one that has a fixed delay greater than the other by NI Fo where N is an integer and Fo is the center
frequency of the intended system. The non-delayed path is multiplied by a scalar A that can have a value from 0 to 1, and the delayed path is multiplied by a scalar equal to (1 - A). The two products are then summed, and since the delay difference between them is equal to N wavelengths, they add in phase. The resulting delay of the combined signals is equal to zero when A-I, and is equal to N/Fo when A=0. Between A = 0 and A = 1, the delay scales
linearly. The useful bandwidth over which this relationship holds true is inversely proportional to N. In practical application, the limit of N is about 4 for reasonable bandwidth.
Referring now specifically to Figure 1,an electrically adjustable RF delay element in accordance with an embodiment of the invention is indicated generally by reference numeral 10. The delay element 10 has an RF input port 12 and an RF output port 14. Two signal paths run from the RF input port 12 to the RF output port 14. An input signal received at the RF input port 12 is split by a splitter 16 into two paths which are recombined at a combiner 18 and feed to the RF output port 14. The first of the two paths includes a first attenuator 20 and the second path includes a second attenuator 22 and a fixed delay element 24. As mentioned above the two paths have delays that differ by N/Fo seconds and the attenuators 20,22 are adjustable so that the
sum of their attenuations factors is constant.
A difficulty arises in attempting to multiply the delayed and non-delayed signals by A and (1 - A). While it is possible to split an input signal, multiply the output signals with
separate variable attenuators by A and (1 - A) , delay the second signal, and then recombine, there are problems with this approach. First, A and (1 - A) are linear parameters which are
difficult to accurately produce using conventional attenuators, which are typically linear in dB. Tt is doubly difficult to produce A and a perfectly matching (1 - A). Second, splitting the input signal in two and then later recombining yields a minimum insertion loss of 6 dB. It is desirable to keep the insertion loss as low as possible. Hence, while it is believed that an embodiment of the invention shown in Figure 1 using conventional attenuators can provide an electrically variable delay, the other embodiments described below in relation to Figures 4 and 5, which utilize modifications of the conventional balanced variable attenuators depicted in Figures 2 and

3,are preferable.
Figure 2 depicts a conventional balanced variable attenuator, generally indicated by reference numeral 30, in which identical series-mounted reflective attenuators 32, 34 are connected between an appropriately connected pair of quadrature hybrid couplers 36, 38. Reflective attenuators 32, 34 are typically PIN diodes. The conventional balanced variable attenuator 30 has four ports, usually referred to as ports 1 to 4. Ports 1 and 3 are connected to one quadrature hybrid coupler 36, whereas ports 2 and 4 are connected to the other hybrid coupler 38. Port 1 is connected to an RF input 40, while port 2 is connected to an RF output 42. The port 3 and 4 are terminated with terminators 44, 46. If PIN diodes are used as attenuators 32, 34, then the attenuation between the RF input 40 and the RF output 42 may be controlled by varying the bias on the attenuators 32, 34 in a manner understood by those skilled in the art.
Similarly, Figure 3 depicts an alternative form of conventional balanced variable attenuator, generally indicated by reference numeral 50, in which identical shunt-mounted reflective attenuators 52, 54 are connected between an appropriately connected pair of quadrature hybrid couplers 56, 58. Reflective attenuators 52, 54 are typically PIN diodes. The conventional balanced variable attenuator 50 has four ports, usually referred to as ports 1 to 4. Ports 1 and 3 are connected to one quadrature hybrid coupler 56, whereas ports 2 and 4 are connected to the other hybrid coupler 58. Port 1 is connected to an RF input 60, while port 2 is connected to an RF output 62. The port 3 and 4 are terminated with terminators 64, 66. If PIN diodes are used as reflective attenuators 52, 54, then the attenuation between the RF input 60 and the RF output 62 may be controlled by varying the bias on the reflective attenuators 52, 54 in a manner understood by those skilled in the art.
The embodiments of the invention shown in Figures 4 and 5, are each a modification of one of the conventional balanced variable attenuators 30, 50 shown in Figures 2 and 3. As such, the same reference numerals are used where appropriate.
In the electrically-adjustable RF delay elements indicated generally by reference numeral 70 in Figure 4 and reference numeral 80 in Figure 5, the termination 46,66 connected to port 3 of the balanced variable attenuator 30, 50 has been replaced by a delay element 72 connecting port 3 of the balanced variable attenuator 30, 50 to an input of a combiner 74. The delay element 72 provides a fixed delay of N/F0, as discussed above, which means that the phase of a

signal passing through the delay element 72 is unaffected. Port 2 of the balanced attenuator 30, 50 is now connected to the other input of the combiner 74 and the output of the combiner 74 becomes the RF output 76 of the electrically-adjustable RF delay element 70, 80.
The delay provided by either form of electrically-adjustable RF delay element 70, 80 is varied by adjusting the bias applied to the reflective attenuators 32, 34, 52, 54. If the voltage transfer characteristic from port 1 to port 2 of either form of electrically-adjustable RF delay element 70, 80 is S21 and the voltage transfer characteristic from port 1 to port 3 is S31, then S311 + | S21 | = 1. Therefore |S31 | = 1 - |S21 | , which is the characteristic needed to feed the non-delayed and delayed paths. Stated equivalently, if the attenuation from node 1 to node 2 is A, then the attenuation from node 1 to node 3 must be (1 - A), which is exactly what is needed.
Further, the phases of the signals at the inputs of the combiner 74 are the same at -90 degrees. The combiner 74 is shown as an in-phase combiner although it is possible to use a quadrature combiner as long as the 90-degree phase difference is accounted for in the delay element 72.
This approach has two distinct advantages. First, scalars A and (1 - A) are
accurately created by the action of the modified balanced attenuator. This would be very difficult to accomplish with a pair of attenuators. Second, the insertion loss of this approach is 3 dB, which is 3 dB less than the approach using two attenuators.
The above-described embodiments of the invention are intended to be examples of the present invention and alterations and modifications may be effected thereto by those of skill in the art without departing from the scope of the invention that is defined solely by the claims appended hereto.

Claims:
1. An electrically-adjustable RF delay element, comprising a splitter to split an input signal into two signal paths, one signal path providing a delay fixed at an integral number of wavelengths of a desired center frequency and both signal paths providing electrically-adjustable attenuation, and a combiner having two inputs and an output for combining signals passing through the signal paths, such that the sum of the electrically-adjustable attenuation provided by the signal paths adds to unity, whereby the input signal is delayed by an adjustable time depending upon the attenuations provided by the signal paths and is provided at the output of the combiner.
2. The electrically-adjustable RF delay element of claim 1, the splitter and signal paths comprising a balanced variable attenuator and an RF delay element having a delay fixed at an integral number of wavelengths of a desired center frequency, wherein the fixed delay element is connected between port 3 of the balanced variable attenuator and a first input of the combiner and a second input of the combiner is connected to port 2 of the balanced variable attenuator, whereby an RF signal applied to port 1 of the balanced variable attenuator is delayed by an adjustable time depending upon the degree of attenuation provided by the balanced variable attenuator and is provided at the output of the combiner.
3. The electrically adjustable RF delay element of claim 2, wherein the balanced variable attenuator comprises identical shunt-mounted reflective attenuators connected between a pair of quadrature hybrid couplers.
4. The electrically adjustable RF delay element of claim 3, wherein the shunt-mounted reflective attenuators are PIN diodes.
5. The electrically adjustable RF delay element of claim 2, wherein the balanced variable attenuator comprises identical series-mounted reflective attenuators connected between a pair of quadrature hybrid couplers.
6. The electrically adjustable RF delay element of claim 5, wherein the shunt-mounted reflective attenuators are PIN diodes.
7. A method for providing an electrically-adjustable delay of an RF signal, comprising:

splitting the RF signal into two intermediate signals;
delaying one intermediate signal by a fixed integral number of wavelengths of a desired center frequency;
attenuating both intermediate signals by electrically adjustable attenuation factors such that the sum of the attenuation factors is unity; and
combining the intermediate signals into an output signal.


Documents:

1359-CHENP-2006 CORRESPONDENCE OTHERS 11-09-2009.pdf

1359-CHENP-2006 AMANDED CLAIMS 17-05-2010.pdf

1359-CHENP-2006 CORRESPONDENCE OTHERS.pdf

1359-CHENP-2006 CORRESPONDENCE PO.pdf

1359-chenp-2006 drawing 17-05-2010.pdf

1359-CHENP-2006 EXAMINATION REPORT REPLY RECEIVED 17-05-2010.pdf

1359-CHENP-2006 FORM 18.pdf

1359-CHENP-2006 FORM 3.pdf

1359-CHENP-2006 OTHER PATENT DOCUMENT 17-05-2010.pdf

1359-CHENP-2006 PCT SEARCH REPORT 11-09-2009.pdf

1359-CHENP-2006 POWER OF ATTORNEY.pdf

1359-chenp-2006-abstract.pdf

1359-chenp-2006-claims.pdf

1359-chenp-2006-correspondnece-others.pdf

1359-chenp-2006-description(complete).pdf

1359-chenp-2006-drawings.pdf

1359-chenp-2006-form 1.pdf

1359-chenp-2006-form 3.pdf

1359-chenp-2006-form 5.pdf

1359-chenp-2006-pct.pdf


Patent Number 240865
Indian Patent Application Number 1359/CHENP/2006
PG Journal Number 24/2010
Publication Date 11-Jun-2010
Grant Date 07-Jun-2010
Date of Filing 20-Apr-2006
Name of Patentee SOMA NETWORKS, INC.
Applicant Address Wharfside Building, China Basin Landing, Suite 2000, 185 Berry Street, San Francisco, CA 94107
Inventors:
# Inventor's Name Inventor's Address
1 BLODGETT, James, R. 73 Castle Rock Road, Walnut Creek, CA 94598
PCT International Classification Number H04B3/04
PCT International Application Number PCT/US2004/031028
PCT International Filing date 2004-09-21
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 60/504,684 2003-09-22 U.S.A.