Title of Invention

A DEVICE A COMPUTER SYSTEM

Abstract The present invention provides a compact riser card system which provides two or more PCI connectors to couple one or more peripheral boards to a PCI bus on a computer board while satisfying the height requirements for IU systems. In one embodiment, this invention provides two 64-bit connectors on two riser cards coupled to a single connector on a 66 MHz PCI bus.
Full Text FORM 2
THE PATENTS ACT 1970
[39 OF 1970]
COMPLETE SPECIFICATION
[See Section 10]
.MHZJCI BUS RIDER CARD SYSTEM"
lt ft bevye& jl^C/S C©n?puT?R S^rW7
INTEL CORPORATION, a corporation incorporated in the State of Delaware, of 2200 Mission College Boulevard, Santa Clara, California 95052, United States of America,


The present invention relates to a device and a computer system.
Field
This invention relates to a"riser card topology for computer boards and, more particularly to a 66 MHz PCI bus riser card system capable of coupling one or more 5 peripheral boards to a PCI bus.

General Background
As computer systems evolve, there is an increasing need to provide more components, such as semiconductor devices, connectors, memory, etc" per square inch of board space. In some applications, such as web servers, part of this need has been
10 addressed by employing a plurality of chassis arranged within a rack. A chassis is a
L
device designed to house or hold a computer board or circuit board. A plurality of chassis
may then be closely arranged or stacked in a rack, which is often a cabinet-like structure.
"The rack provides a common bus on to wich the computer boards may be connected for
operation. "
15 In order to provide certain design standards, chassis enclosures are specified as
1U, 2U, etc. "1U" defines a chassis that can house a circuit board no more than 1.75 inches high. "1U" systems are often deployed in data centers and host service provider sites to achieve maximum performance density. "2U" is defined as "2 x 1U" or 3.5 inches, and so on. As a consequence, these units of separation define the maximum height
20 of computer boards, including all components and peripheral cards that can be deployed in such chassis.
One way in which such performance density is achieved is by minimizing the number of connectors or sockets that are mounted on a board. However, this also limits the number of cards that may be connected onto the board.
25 A significant problem also exists as a result of the limited spacing between each
computer board. For instance, in a W system, a mere 1.75 inches in height are available to fit memory modules and peripheral cards. Because many connectors and sockets on a computer board are mounted vertical to the surface of the board, this prevents installing many peripheral cards as they would protrude beyond 1.75 jnches-in height
30 One solution to this problem is to use a riser card which permits installation of
peripheral cards in a horizontal position to the computer board. Generally, a "riser card" is




a module which couoles to an existing connector or socket on the computer board and includes one or more connectors on the module onto which peripheral devices may be coupled. By making a riser card compact and mounting the connectors thereon m a horizontal position to the computer board, peripheral cards may be coupled to the riser card so as to fit within the 1.75-inch constraint of 1U systems.
One common connector for peripheral cards is a Peripheral Component Interconnect (PCI) socket." The PCI bus was proposed by Intel Corporation as a solution, to provide a high-speed expansion bus standard. The original PCI bus standard has been upgraded several times, with the current standard being Revision 2.2, available from a trade a&sc .lauorL group reterred to as PCI Special Interest Group, 5440 Westgate Drive, Suite 217, Portland, Oregon 97221; also found at www.ncisip.com. The PCI Specification, .Rev. 2.2, is incorporated herein by reference. The PCI bus provides for 32-bit 6/64-"-it transfers at 33 MegaHertz (MHz) or 66 MHz. It can be populated with
peripheral cards, including adapters, requiring fast access to each other and/or with system memory, and can be accessed by the host processor at speeds approaching that of the processor"s native bus speed. A 64-bit, 66 MHz PCI bus has a theoretical maximum transfer rate of 528 MegaBytes/sec.
As the demand for faster computers has grown, the 66 MHz PCI bus has become common in computer systems. One consideration in the design of computer boards employing the 66 MHz PCI bus standard is signalreflection. Signal reflection occurs where a transmission signal crosses from a first transmission medium to a second transmission medium having different characteristic impedances. For instance, this is the case wheic a connector electrically couples a PCI bus to a peripheral card. Another source of reflection is where a single transmission path splits into two or more transmission paths.
Thus, the addition of connectors and riser cards between onboard devices and PCI devices on peripheral cards causes a major signal quality problem on the 66 MHz PCI bus. As transrr-ssion frequencies increase, the disruption of signal waveforms caused by such reflection becomes increasingly problematic. Hence, in designing a computer board that includes a 66 MHz bus, transmission paths, including the sockets, riser cards, and peripheral ;ards, must be carefully considered in order to minimize signal reflection^
Accordingly, there is a need for a compact riser card system which will provide two or more 64-bit PCI sockets to couple one or more peripheral boards to a 66 MHz PCI bus on a computer board while satisfying the height requirements for 1U systems.

BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a front view of an exemplary embodiment of a primary riser card.
Figure 2 is a back view of an exemplary embodiment of a primary riser card.
Figure 3 A is a side view of an exemplary embodiment of the primary riser card of Figure I.
Figure 3B is a side view of an exemplary embodiment of the primary riser card of Figure 2.
Figure 4 is a front view of an exemplary embodiment of a secondary riser card.
Figure 5 is a back view of an exemplary embodiment of a secondary riser card.
Figure 6 is a side view of an exemplary embodiment of a secondary riser card.
Figure 7A is a side view of an exemplary embodiment of the interconnection of a primary,.riser card and a secondary riser card.
Figure 7B is a first exploded perspective view of an exemplary embodiment of tfie interconnection of the primary and secondary riser cards shown in Figure 7A.
Figure 7C is a second exploded perspective view of an exemplary embodiment of the interconnection of the primary and secondary riser cards shown in Figure 7A.
Figure 8A illustrates a configuration of the primary riser card of Figure 1.
Figure 8B presents a set of trace lengths for the configuration shown in Figure 8A.
Figure 9A illustrates a configuration of the secondary riser card of Figure 4.
Figure 9B presents a set of trace lengths for the configuration shown in Figure 9A.
Figure 10A illustrates a configuration comprising a primary and secondary riser cards.
Figure 10B presents a set of trace lengths for the configuration shown in Figure 10A.
Figure IIA illustrates a configuration of a circuit board on which the riser cards of Figures SA, 8B, 9 A, 9B, 10A, and IOB may be connected.
Figure 1 IB presents a set of trace lengths for the configuration shown in Figure
I1A.
Figure 12 illustrates an exemplary embodiment of a circuit board onto which a primary and secondary riser cards may be coupled.


DETAILED DESCRIPTION OF THE INVENTION
Figure 1 illustrates a front view of an exemplary embodiment of a primary riser card 100. A "primary riser card" is defined as a riser card substrate 102 having a connecting edge 106 to couple to a socket or baseboard connector. In one embodiment, the connecting edge 106 of the primary riser card 100 may be designed to couple to a PCI socket. The connecting edge 106 may comply with the PCI standard specification and may include one or more electrical contacts 110 to electrically couple the primary riser card 100 to a PCI bus. In one embodiment of the invention, the distance between the connecting edge 106 and opposite edge 112 of the primary riser card is in the range of 0.25 inches to 1.75 inches. This is so that the primary riser card 100 will fit within the physical constraints of a 1U system According to a second embodiment, the primary riser card 100 is approximately one (1) inch high.
According to one embodiment of the invention, the primary riser card 100 may include one or more sockets 104 which may be electrically coupled to one or more of the
electrical contacts 110. The term "socket", as used throughout this document, is defined to

be synonymous and interchangeable with the term "connector". In one embodiment, the
■ ■■-—...., . . .. . . . .. ^-f " ■
one or more sockets 104 may be either 64-bit or 32-bit PCI sockets. The one or more
sockets 104 may be mounted either on the front or back surface of the primary riser card
substrate 102 so that iTisj>ubstantially horizontal to the computer board on to which the
primary riser card 100 may be coupled.
Figure 2 illustrates the back view of an exemplary embodiment of a primary riser
V
card 200. According to this embodiment, one or more interboard connectors 216 and 218 may be mounted on a surface of the primary card substrate 202. These one or more interboard connectors 216 and 218 may also be mounted on the same surface or opposite surface as the socket 104 of the primary riser card 100 of Figure 1.
According to another embodiment, the one or more interboard connectors 216 and 218 may be coupled to one OF more electrical contacts 210 on a primary riser card 200. In another embodiment, the connectors may be electrically coupled to the one or more sockets 104 in Figure I. These one or more connectors 216 and 218i_alone prin combination, may be capable of providing all signals of a PCI bus including the address lines, data lines, clock, and configuration lines. In one such embodiment, the one or more


interboard connectors 216 and 218 may provide the signals for a 66 MHz PCI bus. In one configuration, the one or more interboard connectors 216 and 218 may include a second PCI socket.
Figure 3A illustrates a side view of the primary riser card 100 of Figure 1. The one or more sockets 104 are mounted on a first surface of the primary riser card substrate 102 in such a manner that when the primary riser card 100 is coupled to a baseboard connector on a computer board, the combined structure does not exceed 1.75 inches in height. This allows a first peripheral card to be coupled to the primary riser card"s one or more sockets 104.
Figure 3B illustrates a side view of an exemplary primary riser card 200 incorporating the one or more interboard connectors 216 and 218 (not shown) of Figure 2. These interboard connectors 216 and 218 may serve to couple a second peripheral card to the same PCI bus as a first peripheral card which may be coupled to the one or more sockets 204 on the primary riser card 200. According to another embodiment, the connectors 216 and 218 may serve to couple to a secondary riser card. In a first embodiment, the one or more interboard connectors 216 and 218 may be a single 64-bit PCI socket. In other embodiments, the one or more connectors 216 and 218 may be a set of two 90-pin connectors or three 60-pin connectors.
Figure 4 illustrates a front view of an exemplary embodiment of a secondary riser card 400. Generally, a "secondary riser card" 400 is defined as a riser card substrate 402 having a socket 404 to couple to a peripheral card, and may be removably coupled to a primary riser card. Secondary riser cards are useful to allow two or more peripheral cards to electrically couple to a single socket on a computer board. In one embodiment, the socket on the" secondary riser card 400 is a 64-bit PCI socket.
Figure 5 illustrates the back view of one embodiment of a secondary riser card 500. The secondary riser card 500, in addition to the socket 404 of Figure 4, may include one or more connectors 506 and 510 for electrically coupling to a primary riser card. In various embodiments of the secondary riser card 500, the one or more interboard connectors 506 and 510 may be mounted on the same or opposite surface as the socket 404 (in Figure 4).
Figure 6 illustrates a side view of a secondary riser card 600 configuration. In this configuration, the secondary riser card substrate 602 has a PCI socket 604 mounted on a first surface and at least one interboard connector 606 mounted on a second surface. According to one embodiment, the width, of the secondary riser card 600 is in the range of


0.25 inches to 1.75 inches so that the secondary riser card 600 will fit within the physical constraints qfa_ 1U system. In another embodiment, the secondary riser card may have a PCI socket and the one or more connectors mounted on the same surface of the substrate.
Figure 7A illustrates a side view of the interconnection of a primary riser card 702 and a secondary riser card 700. This configuration comprises of a primary riser card 702, including a substrate 710, a socket 706, and one or more interboard connectors 732, coupled to a secondary riser card 700, including a substrate 70S, a socket 704, and one or more interboard connectors 730. The riser cards being electrically coupled via the interboard connectors 730 and 732. This side view also illustrates that in one embodiment the primary and secondary riser cards 702 and 700 may be of approximately the same height. According one configuration, these riser cards are less than 1.75n£hes,hj_gh.
A connecting edge 712 on the primary riser card substrate 710 is provided to electrically couple the assembly 700 and 702 to a circuit board or computer board. According to one embodiment, the socket 704 on the secondary riser card 700 may be electrically coupled to the connecting edge 712 on the primary riser card 702.
In one embodiment, the sockets 704 and 706 may be any combination of 32-bit and 64-bit PCI sockets. Such configuration would allow at least two peripheral cards to couple to a single PCI socket on a computer board while fitting within the physical constraints of a 1U system. In one configuration, the sockets 704 and 706 mounted on the primary and secondary riser cards are 64-bit PCI sockets.
Figure 7B illustrates a first exploded perspective view of one embodiment of the primary and secondary riser cards of Figure 7A. As shown, the primary riser card 702, which includes a substrate 710, a socket 706, and a connecting edge 712, may be coupled to a secondary riser card 700, which includes a substrate 708, a socket 704, and one or more interboard connectors 730.
Figure 7C illustrates a second exploded perspective view of the embodiment shown in Figure 7A. As shown, the primary riser card 702 includes one or more interboard connectors 732 to couple to the interboard connectors 730 (in Figure 7B) of the secondary riser card 700. Additionally, the primary and secondary riser cards 702 and 700 may also include one or more holes 720 and 722 through which a retaining mechanism or. fastener may fit to secure the two cards 700 and 702.
One of the challenges of designing the riser cards described above to operate with a 66 MHz PCI bus is choosing transmission paths along the bus and interfacing


components which will minimize signal reflection and meet the PCI revision 2.2 timing specifications. Through simulations and empirical testing, it has been discovered that a particular set of trace or signal path lengths accomplishes these goals.
Figure 8A illustrates the signal transmission paths or traces for a PCI bus from a baseboard connector 802 or PCI socket on a computer board through a primary riser card and a peripheral card 806 coupled to the primary riser card. According to one embodiment of the invention, the signal path from the connector 804 on the primary jriser card should be no longer than approximately 1.4 inches. Jn a second embodiment, the trace or signal path may be between approximately 0.3 to 1.1 inches in length. The trace length on the peripheral card or PCI card is defined by the PCI Specification, Revision 2.2 for 66 MHz buses. In a first embodiment of the invention, the trace on the peripheral card should be no longer than approximately 2 inches in length. These values are illustrated in Figure 8B.
Figure 9A illustrates the signal transmission paths or traces for a PCI bus from a baseboard connector 902 or PCI socket on a computer board through a primary riser card, without a peripheral card coupled to it, to a secondary riser card with a peripheral device 908 coupled to it. According to one embodiment of the invention, the signal path from the baseboard connector 902 to the interboard connector 904 on the primary riser card may be no longer than approximately 2 inches and preferably between approximately I to 1.7 inches in length. The signal path from the interboard connector 910 on the secondary riser card to the PCI connector 906 on the secondary card may be no longer than approximately 1.9 inches and preferably between approximately 0.2 to 1.6 inches in length. The trace length on the peripheral card 908 or PCI card is defined by the PCI Specification, Revision 2.2 for 66 MHz buses and may be no longer than approximately 2 inches in length. These values are illustrated in Figure 9B.
Figure 10A illustrates the signal transmission paths or traces for a PCI bus from a baseboard connector 1002 or PCI socket on a computer board through both a primary riser card and a secondary riser card, each with a peripheral device 1012 and 1014 coupled to it, In one embodiment, the PCI bus operates at 66 MHz. In another embodiment, the PCI sockets on the primary and secondary riser cards are 64-bit PCI sockets. According to one embodiment of the invention, the signal path from the baseboard connector 1002 to the PCI socket 1004 on the primary riser card may be no longer than approximately 1.4 inches and preferably between approximately 0.3 to 1.1 inches in length. According to another


embodiment, the signal path from the PCI socket 1004 to the interboard connector 1006 on
the primary riser card may be no longer than approximately 1.5 inches and preferably
between approximately 0.8 to 1.2 inches in length. In a third embodiment, the trace from
the interboard connector 1010 on the secondary riser card to the PCI connector 1008 on
the secondary card may be no longer than approximately 1.9 inches and preferably
between approximately 0.2 to 1.6 inches in length. These trace lengths values are
illustrated in Figure 10B.
I Figure 11A illustrates a circuit board 1100 or computer board with a PCf bus and
including a baseboard connector 1110 or PCI socket on which any of the primary and
secondary riser card configurations shown in Figures 8A, 8B, 9A, 9B, 10A, and 10B may
be coupled. This circuit board and components thereon is only one of many systems on
which a primary and secondary riser card may be coupled.
As shown, the PCI bus, identified as segments "C" and "D",_o.n the computer board 1100 is defined by the PCI Specification, Revision 2.2 and may include a host bridge 1102 and other PCI devices 11.04 which comply with the PCI Specification, Revision 2.2. While a host bridge 1102 and a generic PCI device 1104 are shown in Figure 11A, this is by way of illustration only and other devices may be employed. For instance, a Small Computer System Interface (SCSI) controller may be coupled to the PCI bus.
According to a first embodiment of the invention, the trace or signal path between the host bridge 1102 and the PCI device 1104 should be a maximum of approximately 2 inches long. A "T" point 1106, defined by the intersection of segments "A", "B", and "C", is selected on this segment such that the trace length from this point to either of the host bridge 1102 and PCI device 1104 is no than approximately 1.2 inches, and preferably no longer than approximately 1 inch, and the total length to the baseboard connector is no more than approximately 8.5 inches, and preferably no longer than 7 inches.
It must be noted that the point at which the host bridge 1102 and PCI device 1104 couple to the PCI bus may be anywhere along segments "C" or "D". That is, any of these devices may be coupled, alone or in combination, to the PCI bus anywhere along the bus without changing the character of the present invention. Additionally, PCI devices 1102 and 1104 need not couple at a "T" point 1106 as shown. In one embodiment, the host bridge 1102 may be coupled to segment "C" while the PCI device 1104 may be coupled to segment "D".



In one embodiment of the invention an attenuation resistor 1108 is placed between the "T" point 1106 and the baseboard connector 1110. The function of the attenuation resistor 1108 is to attenuate reflection from the receivers on peripheral cards or PCI devices when the host-bridge 1102 is driving. According to one embodiment, the trace length from the attenuation resistor 1108 to the baseboard connector 1110 is no more than approximately 2.5 inches, and preferably no longer than approximately 2 inches. The trace length from the resistor 1108 to the "T" point 1106 should be no longer than approximately 6 inches, and preferably no longer than approximately 5 inches. According to one embodiment of the invention, the attenuation resistor 1108 may be less than or equal to approximately 200 Ohms.
In another embodiment, a pull-up resistor 1112 at the baseboard connector 1110 may be present to couple to a voltage source 1114. The stub length from the pull-up resistor 1108 to the baseboard connector 1110 should be a maximum of approximately 1.2 inches, and preferably no longer than 1 inch. According to one embodiment of the invention, the pull-up resistor 1112 is less or equal to approximately 2K. Ohms.
Figure 12 illustrates an exemplary configuration of how a primary riser card 1302 and a secondary riser card 1304 may be coupled to a circuit board 1306. In this embodiment, the secondary riser card 1304 is coupled to the primary riser card 1302. The primary riser card 1302 may be coupled to a socket 130S on the circuit board 1306.
According to this configuration. ach riser card 1302 and 1304 may include a socket 1310
and 1312 onto which a peripheral card may be coupled in a position substantially
horizontal to the circuit board 1306.
While the invention has been described and illustrated in detail, it is to be clearly
understood that this is intended by way of illustration and example only and is not to be
taken by way of limitation, the spirit and scope of this invention being limited only by the
terms of the following claims.

I

WE CLAIM :
1. A device comprising:
a primary riser card substrate (102) including an electrically connecting edge (106) to couple to a bus and an opposite top edge
(112),
a first socket (104) mounted to a first surface of the primary riser card substrate and electrically coupled to the connecting edge, the first socket mounted substantially longitudinally across the first surface to permit coupling a first peripheral card substantially perpendicular to the first surface to the primary riser card; characterized jbyjjie primary riser card rising approximately 0.25 inches to 1.75 inches from the connecting edge to the top edge; ^
a first interboard connector (2M>) mounted to a second surface of the pnmaTyTiser card" and electrically coupled to the primary riser card"s connecting edge, the first interboard connector to permit coupling a secondary riser card (400) substantially parallel to the primary riser card and at a level between the electrically connecting edge and the top edge of the primary riser card.
2. The device as claimed in claim 1 wherein the primary riser card substrate is less than 1.75 inches in height from the connecting edge to an opposite edge.
3. The device as claimed in claim 1 wherein the connecting edge to couple to a 66 MHz PCI bus.
4. The device as claimed in claim 1 wherein the PCI socket is a 64-bit socket for a 66 MHz PCI bus.
5. The device as claimed in claim 1 wherein the connecting edge
-11-

comprises at least one electrically conductive finger.
6. The device as claimed in claim 5 wherein the electrical path length between the at least one electrically conductive finger and the PCI socket mounted to the first surface is no longer than 1.4 inches.
7. The device as claimed in claim 5 wherein the electrical path length between the at least one electrically conductive finger and the PCI socket mounted to the first surface is in the range of 0.3 inches to 1.1 inches.
8. The device as claimed in claim 5 further comprising:
at least one connector coupled to the primary riser card substrate.
9 The device as claimed in claim 5 wherein the at least one connector is coupled to a second surface of the substrate.
10. The device as claimed in claim 8 where in the at least one connector is capable of transmitting signals of a 66 MHz PCI bus.
11. The device as claimed in claim 8 wherein the electrical path length between the at least one electrically conductive finger and the at least one connector is no longer than 1.5 inches.
12. The device as claimed in claim 8 wherein the electrical path length between the at least one electrically conductive finger and the at least one connector is in the range of 0.8 inches to 1.2 inches.
13. The device as claimed in claim 1 further comprising: a secondary riser card substrate; and
-12-

a PCI socket mounted to a first surface of the secondary riser card substrate and electrically coupled to the connecting edge of the primary riser card.
14. The device as claimed in claim 13 wherein the secondary riser card substrate is less than 1.75 inches across the shortest dimension of the first surface.
15. The device as claimed in claim 13 wherein the PCI socket of the secondary riser card is a 64-bit PCI socket for a 66 MHz PCI bus.
16. The device as claimed in claim 13 further comprising:
a first connector coupled to the primary riser card substrate; and a second connector coupled to the secondary riser card substrate and coupled to the first connector of the primary riser card to electrically connect the PCI socket on the secondary riser card substrate to the connecting edge of the primary riser card.
17 The device as claimed in claim 16 wherein the electrical path length between the at least one electrically conductive finger on the primary riser card and the first connector on the primary riser card is in the range of 1 inch to 1.7 inches.
-13-

" 18. The device as claimed in claim 16 wherein the electrical path length between the second connector on the secondary riser card and the PCI socket on the secondary riser card is in the range of 0.2 inches to 1.6 inches,
19. The device as claimed in claim 13 wherein the electrical path length between the at least one electrically conductive finger on the primary riser card and the PCI socket on the secondary riser card is no longer than 3.9 inches.
20. The device as claimed in claim 13 wherein the electrical path length between the at least one electrically conductive finger on the primary riser card and the PCI socket on the secondary riser card is in the range of 1 inch to 3.3 inches.
21. A secondary riser card comprising: a substrate;
an interboard connector coupled to the substrate; and
a PCI connector coupled to a first surface of the substrate and
electrically coupled to interboard connector.
"22. The secondary riser card as claimed in claim 21 wherein the secondary riser card substrate is less than 1.75 inches across the shortest dimension of the first surface.
-14-

23. The secondary riser card as claimed in claim 21 wherein the PCI connector is a 64-bit PCI connector for a 66 MHz PCI bus.
24. The secondary riser card as claimed in claim 21 wherein the PCI connector is a 32-bit PCI connector for a 66 MHz PCI bus.
25. The secondary riser card as claimed in claim 21 wherein the electrical path length between the interboard connector and the PCI connector is in the range of 0.2 inches to 1.6 inches.
26. A computer system comprising: a circuit board(l 100);
a bus on the circuit board;
a first socket (1110) mounted on the circuit board and electrically
coupled to the bus; and
a primary riser card (702) electrically coupled to the first socket on a first electrically connecting edge, the primary riser card including a second socket (706) electrically coupled to the first electrically connecting edge, the second socket to permit coupling a first peripheral card substantially perpendicular to ajirsrt surface of the primary riser card,
characterized bysafirst interboard connector (732^nounted to a
) second surface of the primary riser card and electrically connecting edge,
the first interboard connector to permit coupling a secondary riser card
(700) substantially parallel to the primary riser card, and the .primary
riser card being of approximately 0.25 inches to 1.75 inches in height.
27. The computer system as claimed in claim 26 wherein the PCI bus is a 66 MHz PCI bus.
28. The computer system as claimed in claim 26 wherein the first and second PCI sockets are 64-bit PCI sockets.
-15-

29. The computer system as claimed in claim 26 further comprising a host bridge on the circuit board and electrically coupled to the PCI bus.
30. The computer system as claimed in claim 29 wherein the electrical path host bridge and the PCI bus is no longer than 1 inch.
31. The computer system as claimed in claim 29 wherein the electrical path lenth between the host bridge and the first PCI socket is no longer than 8 inches length.
32. The computer system as claimed in claim 29 wherein the electrical path length between the first PCI socket and the second PCI socket is no longer than 1.4 inches.
33. The computer system as claimed in claim 26 further comprising:
an interboard connector mounted on the primary riser card and electrically coupled to the PCI bus.
34. The computer system as claimed in claim 33 further comprising:
a secondary riser card electrically coupled to the interboard connector on the primary riser card and including a third PCI socket to couple to a peripheral card.
-16-

35. A device comprising:
means for coupling a first riser card to a circuit board and provide a first connector to couple a first peripheral card; and
means for coupling a second riser card to the first riser card and provide a second connector to couple a second peripheral card
36. The device as claimed in claim 35 wherein the primary riser card and secondary riser card are less than 1.75 inches high.
37. The device as claimed in claim 35 wherein the primary riser card and secondary riser card are less than 1 inch high.
38. The device as claimed in claim 35 wherein the first connector on the primary riser card is a 64-bit PCI bus connector.
39. The device as claimed in claim 38 wherein the second connector on the secondary riser card is a 64-bit PCI bus connector.
40. The device as claimed in claim 38 wherein the second connector on the secondary riser card is a 32-bit PCI bus connector.
[RITUSHKA NEGI]
OF REMFRY 8B SAGAR ATTORNEY FOR THE APPLICANTS
Dated this 21st day of May, 2003.
-17-

Documents:

528-mumnp-2003-assignment(30-11-2000).pdf

528-mumnp-2003-cancelled pages(24-01-2005).pdf

528-mumnp-2003-claims(granted)-(24-01-2005).doc

528-mumnp-2003-claims(granted)-(24-01-2005).pdf

528-mumnp-2003-correspondence(21-01-2005).pdf

528-mumnp-2003-correspondence(ipo)-(21-01-2008).pdf

528-mumnp-2003-drawings(26-08-2004).pdf

528-mumnp-2003-form 13(21-01-2005).pdf

528-mumnp-2003-form 13(22-02-2005).pdf

528-mumnp-2003-form 19(14-11-2003).pdf

528-mumnp-2003-form 1a(21-05-2003).pdf

528-mumnp-2003-form 2(granted)-(24-01-2005).doc

528-mumnp-2003-form 2(granted)-(24-01-2005).pdf

528-mumnp-2003-form 3(13-11-2003).pdf

528-mumnp-2003-form 3(21-05-2003).pdf

528-mumnp-2003-form 3(26-10-2004).pdf

528-mumnp-2003-form 5(21-05-2003).pdf

528-mumnp-2003-form-pct-ipea-409(21-05-2003).pdf

528-mumnp-2003-form-pct-isa-210(21-05-2003).pdf

528-mumnp-2003-petition under rule 137(26-10-2004).pdf

528-mumnp-2003-petition under rule 138(26-10-2004).pdf

528-mumnp-2003-power of attorney(03-08-2001).pdf

528-mumnp-2003-power of attorney(24-01-2005).pdf

abstract 1.jpg

abstract1.jpg


Patent Number 213269
Indian Patent Application Number 528/MUMNP/2003
PG Journal Number 08/2008
Publication Date 22-Feb-2008
Grant Date 26-Dec-2007
Date of Filing 21-May-2003
Name of Patentee INTEL CORPORATION
Applicant Address 2200 MISSION COLLEGE BOULEVARD, SANTA CLARA, CALIFORNIA 95052,
Inventors:
# Inventor's Name Inventor's Address
1 DON T. LAM US CITIZEN OF 10426 CIRCULO DE VILLA, FOUNTAIN VALLEY, CALIFORNIA 92708,
PCT International Classification Number G06F13/00
PCT International Application Number PCT/US01/44108
PCT International Filing date 2001-11-06
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 09/727,048 2000-11-29 U.S.A.