Title of Invention

"A METHOD OF CONSTRUCTING AN ELECTRONIC ASSEMBLY HAVING AN INDIUM THERMAL COUPLE AND AN ELECTRONIC ASSEMBLY HAVING AN INDIUM THERMAL COUPLE"

Abstract A method of constructing an electronic assembly, the method comprising: locating a thermally conductive member, a thermally conductive indium containing substance, and semiconductor package, including a package substrate and a semiconductor chip, having an integrated circuit formed thereon, mounted to the package substrate, in a selected orientation relative to one another so that at least a portion of the thermally conductive member is located on a side of the semiconductor chip opposing the package substrate and the substance is located between the semiconductor chip and the portion of the thermally conductive member; heating the substance while the thermally conductive member, the substance and the semiconductor package are in the selected orientation relative to one another, the substance being heated to a temperature above its melting point so that the substance melts; and cooling the substance to below its melting point so that the substance solidifies, whereafter the substance provides a thermally conductive thermal couple between the semiconductor chip and the portion of the thermally conductive member.
Full Text FORM 2
THE PATENTS ACT 1970
[39 OF 1970]
COMPLETE SPECIFICATION
[See Section 10;Rule 13]
"A METHOD OF CONSTRUCTING AN ELECTRONIC ASSEMBLY HAVING AN INDIUM THERMAL COUPLE AND AN ELECTRONIC ASSEMBLY HAVING AN INDIUM THERMAL COUPLE"
INTEL CORPORATION, a Delaware Corporation, 2200 Mission College Boulevard, Santa Clara, California 95052, United States of America
The following specification particularly describes the nature of This invention and the manner in which it is to be performed :-


A METHOD OF CONSTRUCTING AN ELECTRONIC ASSEMBLY HAVING AN INDIUM THERMAL COUPLE AND AN ELECTRONIC ASSEMBLY HAVING AN INDIUM THERMAL COUPLE
BACKGROUND OF THE INVENTION
1). Field of the Invention
This invention relates to a method of constructing an electronic assembly and to an electronic assembly which may be made according to the method of the invention.
2). Discussion of Related Art
Integrated circuits are formed on semiconductor wafers. The wafers are then sawed into semiconductor chips. Each semiconductor chip is then mounted to a package substrate. An integrated circuit within the semiconductor chip can be powered up and data signals can be sent to and received from the integrated circuit via the package substrate.
When the integrated circuit is powered up, heat is generated on the semiconductor chip which could cause destruction of the integrated circuit if the heat is not transferred away. A thermally conductive plate is often located next to the semiconductor chip. A thermally conductive grease may be located between the semiconductor chip and the thermally conductive plate. The thermally conductive grease contacts the semiconductor chip and the thermally conductive plate on opposing sides and acts as a thermal couple between the semiconductor chip and the thermally conductive plate. Heat can then be transferred from the semiconductor chip through the grease to the thermally conductive plate, from where heat can be transferred to a heat sink or other device and be convected into the ambient.
The use of a grease as a thermal couple is often unsuitable for high power applications. A thermally conductive grease does not transfer a sufficient amount of heat when a large amount of heat is generated on a semiconductor chip. One reason why a thermally conductive grease is not a good conductor of heat is because there

we no metals in a thermally conductive grease. Metals, on the other hand, are usually also electrically conductive. The use of a metal as a thermal couple is therefore usually avoided because an electrically conductive metal may cause shorting between components of the semiconductor chip or the package substrate.
SUMMARY OF THE INVENTION
According to one aspect of the invention a method of constructing an electronic assembly is provided. The electronic assembly is constructed from a semiconductor package including a package substrate and a semiconductor chip mounted to the package substrate, a thermally conductive member, and a substance including indium. The method comprises securing the thermally conductive member and the semiconductor package in a selected orientation relative to one another with the thermally conductive member on a side of the semiconductor chip opposing the package substrate and with the substance located between the semiconductor chip and at least a portion of the thermally conductive member. The substance is thermally coupled to the semiconductor chip on one side and thermally coupled to the portion of the thermally conductive member on an opposing side.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention is further described by way of example with reference to the accompanying drawings wherein:
Figure 1 is a sectioned side view of a lid which is used in constructing an electronic assembly according to an embodiment of the invention;
Figure 2 is a sectioned side view of the lid after a first sheet of a first alloy is inserted into a recess of the lid;
Figure 3 is a sectioned side view after the first sheet is heated to cause melting of the first alloy;
Figure 4 is a sectioned side view of the lid after the first alloy is solidified;

Figure 5 is a sectioned side view of the lid, further showing a second sheet that is located within the recess;
Figure 6 is a sectioned side view illustrating how the combination of Figure 5 is heated and how voids in the first alloy are massaged out;
Figure 7 is a sectioned side view of the lid, the first alloy, and the first sheet after being cooled;
Figure 8 is a sectioned side view of components of an electronic assembly including the lid, the first alloy, the second sheet, and further including a semiconductor package having a package substrate and a semiconductor chip, and further including a third sheet of a second alloy;
Figure 9 is a sectioned side view of the components of Figure 8 after the second sheet is located on the third sheet;
Figure 10 is a sectioned side view of the components of Figure 9 after the first alloy, the second sheet, and the third sheet are heated to cause melting thereof into a mixture; and
Figure 11 is a sectioned side view of the components of Figure 10 after cool down and solidification of the mixture.
DETAILED DESCRIPTION OF THE INVENTION
Figure 1 to Figure 11 of the accompanying drawings illustrate a method of constructing an electronic assembly. An indium containing alloy is located within a recess within a lid. The indium containing alloy is then heated which causes undesirable voids to form therein due to reaction between the alloy and the material of the lid. The voids are massaged out by heating the alloy and directing a jet of air onto the alloy. A sheet of indium, having a higher melting temperature than the alloy, is used to prevent splattering of the alloy when the jet of air

mpinges thereon. The cap and the alloy are then assembled together with a semiconductor package in an electronic assembly. The alloy, primarily because of the use of indium, has good thermal conductivity. The alloy is an electric insulator which ensures that components of the semiconductor package are electrically isolated from one another. The alloy does not break through into the material of a package substrate of the semiconductor package. The alloy also has a relatively low melting temperature which makes it possible to melt the alloy without causing destruction of an integrated circuit in a semiconductor chip of the semiconductor package. Regardless thereof that the alloy causes voids when being heated, the voids are massaged away from a heat conducting portion of the alloy.
Figure 1 of the accompanying drawings illustrates a thermally conductive lid 10 which is used in constructing an electronic assembly according to the invention. The lid 10 may be made of a material such as copper having good thermal conductivity. The lid 10 includes a central portion 12 and four sidewalls 14. A recess 16 is defined above the central portion 12 within the sidewalls 14.
The lid 10 is cleaned and then, as shown in Figure 2 a first sheet 18 of a first alloy is inserted into the recess 16. The first sheet 18 is sized to fit between the sidewalls 14 and almost fills the recess 16. The first alloy preferably includes mass ratios of 44.7% bismuth, 22.6% lead, 19.1% indium, 8.3% tin, and 5.3% cadmium. A sheet of an alloy of this kind can be obtained from Indium Corporation of America in Utica, New York. The choice and characteristics of such an alloy will be evident from the description that follows.
The lid 10 and the first sheet 18 are then heated to above the melting temperature of about 115° C of the first alloy to cause melting of the first alloy 18 as shown in Figure 3. The indium in the first alloy 18 reacts with the copper of the lid 10 to cause bubbles or voids 20 within the first alloy 18. Voids within the first alloy 18 are undesirable for heat conduction purposes. The number of voids 20 are however much fewer than when pure indium is used instead of the alloy 18.
The first alloy 18 is then allowed to cool to cause solidification thereof as shown in Figure 4. The voids 20 are then trapped within the solidified first alloy 18.
As shown in Figure 5, a second sheet 22 is then located on top of the second alloy 18. The second sheet 22 is typically about 2 mm thick and is preferably made of pure indium. The second sheet 22 is located up to a rim 24 of the lid 10.
As shown in Figure 6, infrared radiation 26 is then used to heat the lid 10

-'from below. Heat is transferred from the lid 10 to the first alloy 18. The combination of the lid 10, the first alloy, and the second sheet 22 is heated to a temperature which is above the melting temperature of 115° C of the first alloy 18. The substantially pure indium of the second sheet 22 has a melting point of about 135° C. The combination of the cap 10, the first alloy 18, and the second sheet 22 is heated to a temperature which is below the 135° C melting point of the second sheet 22. The first alloy 18 is thereby melted but the second sheet 22 remains solid. The lower melting point of the first alloy 18, when compared to the substantially pure indium of the second sheet 22, is primarily due to the inclusion of the lead within the first alloy 18. The lead is preferably present between 0.5% and 30% by mass.
A nozzle 28 is used to direct a jet of air 30 onto a central portion of the second sheet 22. The jet of air 30 impinges at substantially right angles onto the second sheet 22 and spreads from a central portion of the second sheet 22 outwardly. Because of deflection of the jet of air 30, a force is created on the second sheet 22 from where the force transferred to the first alloy 18. The force created by the air massages the voids 20 outwardly away from a central portion 32 of the first alloy 18. Most of the voids 20 escape from between an interface between the rim 24 and an edge of the second sheet 22. Some voids 20 may still remain in outer portions of the first alloy 18. The central portion 32 of the first alloy 18 is however substantially or completely free of voids. The first alloy 18 is then allowed to cool to cause solidification thereof as shown in Figure 7. Some voids 20 may be located in outer regions of the solidified first alloy 18. The second sheet 22 is located on the solidified second alloy 18.
Figure 8 illustrates the cap 10, including the first alloy 18 and the second sheet 22 which is inverted, and a semiconductor package 34 which is also used for constructing an electronic assembly according to an embodiment of the invention. The semiconductor package includes a package substrate 38 and a semiconductor chip 40.
The package substrate 38 is at least partially made of an dielectric material. The dielectric material may for example be a resin such as bismateinite triazine resin which forms a surface thereof. An array of solder balls in the form of a ball grid array 42 is located on a lower surface of the package substrate 38.
The semiconductor chip 40 is typically made of a semiconductor material such as silicon and has an integrated circuit (not shown) formed therein. An array

a solder bumps 44 are formed on an upper surface of the semiconductor chip 40 containing the integrated circuit and the semiconductor chip 40 is then flipped as shown in Figure 8 so that the solder bumps 44 are at the bottom according to a process commonly referred to as "controlled collapse chip connect" (C4). The semiconductor chip 40 is located on an upper surface of the package substrate 38 with the solder bumps 44 located between the package substrate 38 and the semiconductor chip 40. The semiconductor package 34 is then heated and allowed to cool, thereby causing attachment of the other bumps 44 to the package substrate 38.
A third sheet 50 of a second alloy is located over the semiconductor chip 40.
The composition of the second alloy of the third sheet 50 may be the same as the
composition of the first alloy 18.
As shown in Figure 9, a lower surface the second sheet 22 is then brought into contact with an upper surface of the third sheet 50 so that the combination of the second sheet 22, the first alloy 18, and the lid 10 rests on the third sheet 50.
The combination shown in Figure 9 is then heated to a temperature above 135° C. The first and second alloys 18 and 50 and the second sheet 26 melt at a temperature above 135° C. The combination shown in Figure 9 is never heated to a temperature above 150° C, so as to avoid destruction of an integrated circuit in the semiconductor chip 40. When the first and second alloys 18 and 50 and the second sheet 22 melt, the lid 10 drops onto the package substrate 38 is shown in Figure 10. The melted material of the third sheet 50 acts as a wetting layer to ensure proper thermal coupling onto an upper surface of the semiconductor chip 40. A melted mixture 52 of the first and second alloys 18 and 50 and the indium of the second sheet 26 fill an entire area between the semiconductor chip 40 and the central portion 12 of the lid 10. The melted mixture 52 is therefore in contact with an upper surface of the semiconductor chip 40 and a lower surface of the central portion 12 of the lid 10.
Because of the choice of the materials of the melted mixture 52, the mixture 52 does not break into the dielectric material of the package substrate 38 as may happen if another metal is used instead of the mixture 52.
The combination as shown in Figure 10 is then allowed to cool to cause solidification of the mixture 52 as shown in Figure 11. An epoxy bead 54 is then located within a filleted interface between the lid 10 and the package substrate 38.

the epoxy bead 52 secures the lid 10 to the package substrate 38, thereby finalizing construction of an electronic assembly 60.
The mixture 52 provides an efficient thermal coupling between the semiconductor chip 40 and the lid 10, primarily because of the use of a metal in the form of indium in the mixture 52. The indium in the mixture 52 is preferably at least 1% by mass to provide an efficient thermal couple, although a higher percentage such as at least 10% is a much better thermal conductor. The mixture, including the indium, is an electric insulator, so that components of the semiconductor package 34, for example the solder bumps 44 or electric traces on the package substrate 38, are electrically isolated from one another even if the mixture 52 contacts these components. It should be noted that a central portion 3?, through which heat is conducted from the semiconductor chip 40 to the lid 10, is substantially free of voids, as such ensuring that there is an efficient heat conduction path between the semiconductor chip 40 and the lid 10.
While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative and not restrictive of the current invention, and that this invention is not restricted to the specific constructions and arrangements shown and described since modifications may occur to those ordinarily skilled in the art.

We Claim:
1. A method of constructing an electronic assembly, the method comprising:
locating a thermally conductive member, a thermally conductive indium containing substance, and semiconductor package, including a package substrate and a semiconductor chip, having an integrated circuit formed thereon, mounted to the package substrate, in a selected orientation relative to one another so that at least a portion of the thermally conductive member is located on a side of the semiconductor chip opposing the package substrate and the substance is located between the semiconductor chip and the portion of the thermally conductive member;
heating the substance while the thermally conductive member, the substance and the semiconductor package are in the selected orientation relative to one another, the substance being heated to a temperature above its melting point so that the substance melts; and
cooling the substance to below its melting point so that the substance solidifies, whereafter the substance provides a thermally conductive thermal couple between the semiconductor chip and the portion of the thermally conductive member.
2. A method as claimed in claim 1, wherein the substance contacts the semiconductor chip on one side of the substance.
3. A method as claimed in claim 2, wherein the substance contacts the portion of the member on an opposing side of the substance.
4. A method as claimed in claim 1, wherein the substance contacts two parts of the semiconductor package without causing a short between the two parts.

6. A method as claimed in claim 1, wherein the substance has a melting point below 150°C and is heated to above its melting point but below a temperature which causes destruction of the integrated circuit.
7. A method as claimed in claim 1, wherein the member is a lid having a recess and the substance is a first sheet of an alloy that is located in the recess, the method optionally comprising:
heating the first sheet in the recess to cause it to melt.
8. A method as claimed in claim 7, wherein the lid is of a thermally conductive
material that reacts with the alloy when the alloy is heated to cause it to melt,
reaction between the alloy and the material of the lid resulting in voids within

the alloy, the method optionally comprising:
removing at least some of the voids from a portion of the substance, the portion of the substance being located between the semiconductor chip and the portion of the lid when the lid and the semiconductor package are located in the selected orientation.
9. A method as claimed in claim 8, wherein the alloy when reacting with the
material of the lid causes fewer voids than voids created by pure indium when
reacting with the material of the lid.
10. A method as claimed in claim 8, wherein the thermally conductive material of the lid is copper.
11. A method as claimed in claim 8, wherein the voids are massaged out of the portion of the substance.
12. A method as claimed in claim 11, wherein the voids are massaged out by a jet of fluid that creates a force which moves the voids out of the portion of the substance.
13. A method as claimed in claim 12, optionally comprising:
locating a second sheet of material over the substance; and heating the substance to a temperature above its melting point to cause melting of the substance but below the melting point of the second sheet of material so that the second sheet of material remains intact while the substance is melted, the jet of fluid impinging on the second sheet and the second sheet preventing splattering of the melted substance by the jet of fluid.
14. A method as claimed in claim 13, wherein the material of the second sheet includes indium.
15. A method as claimed in claim 13, optionally comprising:
cooling the substance after the voids are massaged out, the substance
being cooled to a temperature below its melting point;
locating the substance next to the semiconductor chip; and
heating the substance to above its melting point to cause reflow of the
substance over the semiconductor chip.
16. A method as claimed in claim 15, optionally comprising:
locating a third sheet, which includes indium, over the semiconductor chip, the third sheet and the substance being simultaneously heated to above their melting points, the third sheet acting as a wetting layer for ensuring proper thermal coupling to the semiconductor chip.

17. A method of constructing an electronic assembly from:
(i) a semiconductor package including a package substrate and a semiconductor chip, having an integrated circuit formed thereon, mounted to the package substrate;
(ii) a lid of a thermally conductive material, the lid having a recess; and (iii) a first sheet of a first alloy, the method comprising:
locating the first sheet in the recess;
heating the first sheet to above its melting point to cause softening of the first alloy, the first alloy reacting with the material of the lid to cause voids within the first alloy;
locating a second sheet of material on the first alloy, the second sheet of material including indium and having a higher melting point than the first alloy;
directing a jet of fluid onto the second sheet while the second sheet and the first alloy are at a temperature between the melting point of the first alloy and the melting point of the second sheet, the second sheet preventing splattering of the first alloy by the jet of fluid, the jet of fluid massaging the voids out of at least a portion of the first alloy;
locating the lid and the semiconductor package in a selected orientation wherein the semiconductor chip is next to the recess; and
heating the second sheet and the first alloy to a temperature above the melting point of the second sheet to cause reflow of the second sheet and the first alloy over the semiconductor chip, the material of the second sheet and the first alloy providing a thermal couple between the lid and the semiconductor chip, with the portion of the first alloy located between the semiconductor chip and the lid.
18. The method as claimed in claim 17 wherein the alloy includes indium.
19. A method of constructing an electronic assembly, comprising:
inserting a first alloy including indium into a recess of a thermally conductive lid;
heating the first alloy in the recess to cause it to melt wherein the lid is of a thermally conductive material that reacts with the first alloy when the alloy is heated to cause it to melt, reaction between the alloy and the material of the lid resulting in voids within the alloy;
removing at least some of the voids from a portion of the substance; and

locating the first alloy adjacent to a semiconductor chip, having an integrated circuit formed therein, mounted to a package substrate, the portion of the substance being located between the semiconductor chip and the lid.
20. A method as claimed in claim 19, wherein the alloy when reacting with the
material of the lid causes fewer voids than voids created by pure indium when
reacting with the material of the lid.
21. A method as claimed in claim 19, wherein the thermally conductive
material of the lid is copper.
22. A method as claimed in claim 19, wherein the voids are massaged out of the portion of the substance.
23. A method as claimed in claim 19, wherein the voids are massaged out by a jet of fluid that creates a force which moves the voids out of the portion of the substance.
24. A method as claimed in claim 19, optionally comprising:
locating a second sheet of material over the substance; and heating the substance to a temperature above its melting point to cause melting of the substance but below the melting point of the second sheet of material so that the second sheet of material remains intact while the substance is melted, the jet of fluid impinging on the second sheet and the second sheet preventing splattering of the melted substance by the jet of fluid.
25. A method as claimed in claim 19, wherein the material of the second sheet includes indium.
26. A method as claimed in claim 19, optionally comprising:
cooling the substance after the voids are massaged out, the substance
being cooled to a temperature below its melting point;
locating the substance next to the semiconductor chip; and
heating the substance to above its melting point to cause reflow of the
substance over the semiconductor chip.
27. An electronic assembly, comprising:
a lower substrate having upper and lower sides;
a semiconductor chip above the lower substrate and having an integrated circuit formed in a lower side thereof;
a plurality of conductive connection members between the lower substrate and the semiconductor chip, the semiconductor chip being mounted to the lower substrate;

a thermally conductive member located above the semiconductor chip; and
a solid substance, including a metal, between the semiconductor chip and the thermally conductive member, the substance being located next to and contacting at least one vertically extending edge of the semiconductor chip and having a lower side contacting at least a majority of an upper surface of the semiconductor chip and an upper side contacting the thermally conductive member so as to thermally couple the semiconductor chip to the thermally conductive member.
28. An electronic assembly as claimed in claim 19, wherein the metal is indium.
29. The assembly as claimed in claim 28, wherein the substance includes at least one of bismuth, lead, tin, and cadmium.
30. The assembly as claimed in claim 27, wherein substantially all of the
substance is metal.
31. The assembly as claimed in claim 27, optionally comprising:
a plurality of solder balls on the lower substrate opposing the semiconductor chip.
32. The assembly as claimed in claim 27, wherein the metal forms a conductive path which contacts both the semiconductor chip and the thermally conductive member.
33. The assembly as claimed in claim 27, wherein the thermally conductive member includes copper.
34. The assembly as claimed in claim 27, wherein the substances includes at least one of indium, bismuth, lead, tin, and cadmium.
35. The assembly of claim 27, wherein the substance is located adjacent and contacts opposing vertically extending edges of the semiconductor chip. Dated this 19th day of March, 2002.
[RANJNA MEHTA-DUTT]
of Remfry & Sagar
Attorney for the Applicants

Documents:

abstract1.jpg

in-pct-2002-00332-mum-assignment(09-11-1999).pdf

in-pct-2002-00332-mum-cancelled pages(25-04-2005).pdf

in-pct-2002-00332-mum-claims(granted)-(25-04-2005).doc

in-pct-2002-00332-mum-claims(granted)-(25-04-2005).pdf

IN-PCT-2002-00332-MUM-CORRESPONDENCE(15-9-2009).pdf

in-pct-2002-00332-mum-correspondence(22-03-2006).pdf

in-pct-2002-00332-mum-correspondence(ipo)-(04-04-2007).pdf

in-pct-2002-00332-mum-drawing(25-04-2005).pdf

in-pct-2002-00332-mum-form 1(19-03-2002).pdf

in-pct-2002-00332-mum-form 1(25-04-2005).pdf

in-pct-2002-00332-mum-form 13(15-9-2009).pdf

in-pct-2002-00332-mum-form 19(16-03-2004).pdf

in-pct-2002-00332-mum-form 2(granted)-(25-04-2005).doc

in-pct-2002-00332-mum-form 2(granted)-(25-04-2005).pdf

IN-PCT-2002-00332-MUM-FORM 26(15-9-2009).pdf

in-pct-2002-00332-mum-form 3(19-03-2002).pdf

in-pct-2002-00332-mum-form 3(25-04-2005).pdf

in-pct-2002-00332-mum-form 5(19-03-2002).pdf

in-pct-2002-00332-mum-form-pct-ipea-409(25-04-2005).pdf

in-pct-2002-00332-mum-form-pct-isa-210(25-04-2005).pdf

in-pct-2002-00332-mum-petition under rule 137(25-04-2005).pdf

in-pct-2002-00332-mum-petition under rule 138(25-04-2005).pdf

in-pct-2002-00332-mum-power of authority(03-08-2001).pdf

in-pct-2002-00332-mum-power of authority(25-04-2005).pdf


Patent Number 205585
Indian Patent Application Number IN/PCT/2002/00332/MUM
PG Journal Number 26/2007
Publication Date 29-Jun-2007
Grant Date 04-Apr-2007
Date of Filing 19-Mar-2002
Name of Patentee INTEL CORPORATION
Applicant Address 2200 MISSION COLLEGE BOULEVARD, SANTA CLARA, CALIFORNIA 95052, UNITED STATES OF AMERICA.
Inventors:
# Inventor's Name Inventor's Address
1 TERRANCE DISHONGH 6934 S.E. REEDVILLE CREEK DRIVE, HILLSBORO, OREGON 97123, USA.
2 PAUL CHURILLA 1032 NE GOING STREET, PORTLAND, OREGON 97211, USA.
3 DAVID PULLEN 17044 NW HOLCOMB, PORTLAND, OREGON 97229, USA.
PCT International Classification Number H 01 L 23/24
PCT International Application Number PCT/US00/23778
PCT International Filing date 2000-08-29
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 09/394,860 1999-09-13 U.S.A.