Title of Invention

NONVOLATILE FLOATING GATE ANALOG MEMORY CELL

Abstract A nonvolatile floating gate analog memory cell (1) comprising a transistor having a source (2) and drain (3) formed inside a substrate or on an insulator body (not shown) and separated by a channel (4). The memory cell comprises at least one floating gate (5) formed on one side of the source and drain. (6) is a control gate formed on one side of the floating gate and connected to a first voltage (7). (8) is a back gate formed on the other side of the source and drain and connected to a second voltage (9). The channel is separated from the floating gate and the back gate by an insulation layer (10). The control gate is separated from the floating gate by an insulation layer (11) and the source and drain are isolated from the back gate, control gate and floating gate(s) by a spacer (12). The second voltage changes the intrinsic threshold voltage linearly during programming so that the programmed threshold voltage corresponds to the second voltage (Fig 1).
Full Text
FORM 2
THE PATENTS ACT, 1970
(39 of 1970)
As amended by the Patents (Amendment) Act, 2005
& The Patents Rules, 2003
As amended by the Patents (Amendment) Rules, 2006
COMPLETE SPECIFICATION
(See section 10 and rule 13)
TITLE OF THE INVENTION
Nonvolatile floating gate analog memory cell
APPLICANTS
Indian Institute of Technology, Bombay, an autonomous research and .educational institution established in India by a special Act of the Parliament of the Republic of India under the Institutes of Technology Act 1961, Powai, Mumbai 400076, Maharashtra, India
INVENTORS
Shrivatsava Mayank, Indian national; Shojaei Baghini Maryam, Iranian national; Sharma Dinesh Kumar, Indian national; and Rao Ramgopal, Indian national, all of Department of Electrical Engineering, Indian Institute of Technology, Bombay, Powai, Mumbai 400076, Maharashtra, India
PREAMBLE TO THE DESCRIPTION
The following specification particularly describes the nature of this invention and the manner in which it is to be performed:






FIELD OF THE INVENTION
This invention relates to a nonvolatile floating gate analog memory cell.
BACKGROUND OF THE INVENTION
Nonvolatile analog memory cells are widely used in analog systems like analog image processing systems or, analog neural networks or on-chip analog trimming circuits for storing analog signals such as an electrical charge or value. A main advantage of using nonvolatile analog memory cells is that such cells retain the stored contents even after the power to the system has been discontinued or has failed. In analog memory cells, the analog signal may be stored on charge coupled device like capacitor(s) or on the floating gate(s) of transistor(s). An analog memory cell storing the analog signal on the floating gate normally comprises a transistor having a source and drain formed inside a substrate such as a semiconductor body or on an insulator body. The drain and source are separated by a channel normally formed inside the substrate or on the insulator body. The analog memory cell/transistor further comprises at least one floating gate normally formed on one side of the channel and a control gate formed on one side of the floating gate or located in line with the floating gate. The analog memory cell/transistor may comprise one floating gate covering the entire channel area or multiple floating gates controlling sections of the channel. The floating gate is separated from the channel and the control gate by insulation layers. The source and drain are isolated from the control gate and the floating gate(s) by a spacer. The transistor may be a p-type transistor or a n-type transistor and is manufactured by planar CMOS technology or non-planar CMOS technology like FinFet technology. When an analog signal or information signal has to be


stored in an analog memory cell comprising a n-type transistor, a voltage greater than the .intrinsic threshold voltage of the transistor is applied to the control gate. This voltage corresponds to the analog signal or information signal. It turns on the transistor and causes the channel between the source and the drain to be inverted. A high positive voltage is applied to the drain and the source is normally connected to the ground, the difference in the potential causes the electrons to flow from the Source to the drain. During the flow of the electrons some of the electrons tunnel through the insulation layer and become trapped on the floating gate. This trapping of electrons on the floating gate is referred to as writing of the analog signal or programming of the analog memory cell or storing of charge in the memory cell. The number of electrons being trapped on the floating gate, i.e. charge being stored in the analog memory cell, depends on the intrinsic threshold voltage of the transistor of the analog memory cell. The charge being stored in the memory cell should correspond to the incoming analog signal for proper reproduction of the analog signal by the memory cell. In order that the charge stored in the memory cell is accurate, i.e. charge is corresponding to the analog signal, it is essential that the intrinsic threshold voltage of the transistor does not change after the manufacturing of the memory cell. However, the intrinsic threshold voltage of the transistor changes during manufacturing of the analog memory cell. The change in the intrinsic threshold voltage may occur due to.several factors like variations in the doping of the channel, channel length or thickness of the insulator layer during the manufacturing of the memory cell. The intrinsic threshold voltage of the memory cell increases during programming due to the trapping of electrons on the floating gate and is called programmed threshold voltage. The programmed threshold voltage corresponds to the incoming analog signal and is


read/sensed by the read circuit, connected to the analog memory cell for reproduction of
the stored analog signal. This change in the intrinsic threshold voltage leads to incorrect
storage of charge in the memory cell thereby resulting in a programmed threshold voltage
which does not correspond to the incoming analog signal. Therefore, the analog signal is
not correctly reproduced by the analog cell. The intrinsic threshold voltage also results in
reduced resolution of the memory cell. Add on units are known to be used in conjunction
with analog memory cells for changing the programmed threshold voltage during
programming of the memory cell. The add on units sense the programmed threshold
voltage during programming and change the programmed threshold voltage so that the
analog signal is correctly reproduced by the memory cell. Such units are, however,
expensive besides being not very compact and occupying space. The process of sensing
the programmed threshold voltage during programming of the analog memory cell also
leads to increase in the programming time.
OBJECTS OF THE INVENTION
An object of the invention is to provide a nonvolatile floating gate analog memory cell, which ensures accurate storage of charge and which reproduces the analog signal correctly.
Another object of the invention is to provide a nonvolatile floating gate analog memory cell, which has high resolution.


Another object of the invention is to provide a nonvolatile floating gate analog memory cell, which has good linearity as a result of which any change in the analog signal results in a linearly proportional change in the charge stored on the floating gate.
Another object of the invention is to provide a nonvolatile floating gate analog memory cell, which is robust and whose performance is independent of the variations in the intrinsic threshold voltage.
Another object of the invention is to provide a nonvolatile floating gate analog memory cell, which reduces programming time.
Another object of the invention is to provide a nonvolatile floating gate analog memory cell, which is compact and economical.
DETAILED DESCRIPTION OF THE INVENTION
The following is a detailed description of the invention with reference to the accompanying drawings, in which:
Fig 1 is a cross sectional view of an analog memory cell according to an embodiment of the invention;
Fig 2 is a cross sectional view of an analog memory cell according to another embodiment of the invention; and


Figs 3,4, 5, 6, 7, 8 and 9 are graphs illustrating the performance characteristics of a typical analog memory cell of Fig 1 during the programming thereof.
The nonvolatile floating gate analog memory cell (1) as illustrated in Fig 1 of the accompanying drawings comprises a transistor having a source (2) and drain (3) formed on an insulator body (not shown). The source and drain are separated by a channel (4). (5) is a floating gate formed on one side of the source and drain. (6) is a control gate formed on one side of the floating gate and connected to a voltage (7). (8) is a back gate formed on the other side of the source and drain and connected to a voltage (9). The channel is separated from the floating gate and the back gate by an insulation layer (10). The control gate is separated from the floating gate by an insulation layer (11). The source and drain are insolated from the control gate, back gate and floating gate by a spacer (12). The memory cell (1A) as illustrated in Fig 2 of the accompanying drawings comprises a floating gate (12) formed on the other side of the source and the drain. The floating gate (12) is separated from the channel and the back gate by insulation layers marked (13). The voltage (7) is greater than the intrinsic threshold voltage of the transistor. The voltage (7) turns on the transistor and causes the channel between the source and the drain to be inverted. The voltage (9) is the analog signal or information signal. During the programming of the analog memory the voltage at the back gate changes the programmed threshold voltage so that the charge stored in the analog cell corresponds to the analog signal.

The following example is illustrative of the invention but not limitative of the scope thereof.
Example 1
A typical analog memory cell of Fig 1 was realized in FinFet technology using Santaurus
structure editor and had the following specifications:
Material of floating gate: polysilicon;
Thickness of floating gate: 15nm;
Length of channel: 30nm;
Thickness of back gate and control gate: 3nm;
Material of back gate and control gate: polysilicon;
Strength of information signal: 0 to -1.0V in steps of 15mv to store 64 levels of charge;
Control gate voltage: 6V ;
Drain voltage during programming": 3.5V ;
Source voltage: OV ;
Intrinsic threshold voltage: 4.8V;
The memory cell was subjected to simulation using S device from Synopsis. The analog memory cell was programmed i.e. information signal of varying strengths in the range of 0 to -I.OV was applied to the back gate to store 64 levels of charge. The programmed threshold voltage for each change in the information signal was sensed. The results were graphically represented in Figs 3 to 9 of the drawings. It is seen from Fig. 3 that the charge being stored in the analog memory cell corresponds to the voltage at the back gate


i.e. the analog signal. It is seen from Fig. 4 that the memory cell is linear. Changes in the voltage at the back gate (analog signal) lead to a linearly proportional change in the charge stored (programmed threshold voltage). The intrinsic threshold voltage of the memory cell was changed by varying the thickness of the back gate; length of the channel; doping of the channel and thickness of the source as follows:
a. thickness of the back gate was varied as 2 nm, 3 nm, 4 nm and 5 nm
b. length of the channel was varied as 30 nm, 60 nm, 90 nm and 120 nm
c. doping of the channel was varied as lel5 cm -3, 8el5 cm -3, lel6 cm -3 and 3el6
cm-3
d. thickness of the source was varied as 5 nm, 7 nm, 9 nm and 11 nm
Further the intrinsic threshold voltage was changed from 4.3V to 5.3V in steps of 0.1V by simulation.
It is seen from the graphs in Figs 5, 6, 7, 8 and 9 that irrespective of the variations in the intrinsic threshold voltage, the programmed threshold voltage remained the same. This is because the voltage at the back gate changes the programmed threshold voltage during programming of the analog memory cell so that the charge stored,in the memory cell corresponds to the analog signal.
It is evident from the above examples that the memory cell of the invention accurately reproduces the analog signal and is linear. Any change in the analog signal results in a


linearly proportional change in the charge stored in the memory cell. The memory cell is also robust as it is independent of the variations in the threshold voltage. As the programmed threshold voltage is changed by the voltage at the back gate add on units are eliminated. This results in reduced programming time. The memory cell is also compact and economical. The memory cell of the invention may be used for single bit or multi bit or multi level storage in analog systems. The memory cell of the invention may also be used in digital systems for multi bit storage.
It is possible to have variations in the invention without deviating from the scope thereof. For instance the transistor can be manufactured by planar CMOS technology or non-planar CMOS technology or any other known technology. The materials of the gates namely control gate, back gate and floating gate(s) and the materials of the spacer and insulation layer and insulator body may be different from those mentioned in the specification. Such variations of the invention are to be construed and understood to be obvious to those skilled in the art and within the scope of the invention.


We claim
1. A nonvolatile floating gate analog memory cell comprising a transistor having a source and drain formed inside a substrate or on an insulator body and separated by a channel, at least one floating gate formed on one side of the source and drain, a control gate formed on one side of the floating gate and connected to a first voltage, a back gate formed on the other side of the source and drain and connected to a second voltage, the channel being separated from the floating gate and the back gate by an insulation layer, the control gate being separated from the floating gate by an insulation layer and the source and drain being isolated from the back gate, control gate and floating gate(s) by a spacer, the second voltage changing the intrinsic threshold voltage linearly during programming so that the programmed threshold voltage corresponds to the second voltage.
2. The nonvolatile memory cell as claimed in claim 1, which comprises one floating gate formed on one side of the source and drain.
3. The nonvolatile memory cell as claimed in claim 1 or 2, which comprises two floating gates, one floating gate being formed on one side of the source and drain and the other floating gate being formed on the other side of the source and drain.
4. The nonvolatile memory cell as claimed in any one of claims I to 3, wherein the first voltage is greater than the intrinsic threshold voltage of the transistor.


5. The nonvolatile memory cell as claimed in any one of claims 1 to 4, wherein the second voltage is the analog signal or information signal.
6. The nonvolatile memory cell as claimed in any one of claims 1 to 5, wherein the second voltage is connected to the back gate directly or through an intermediate circuit like a voltage level shifter.
7. The nonvolatile memory cell as claimed in any one of claims 1 to 6, wherein the substrate is formed of materials selected from semiconductors like p-type silicon.
8. The nonvolatile memory cell as claimed in any one of claims 1 to 7, wherein the
insulator body is formed of materials selected from isolators like silicon dioxide.
9. The nonvolatile memory cell as claimed in any one of claims 1 to 8, wherein the back gate and control gate are formed of materials selected from electric conductors like aluminium or semiconductors like polysilicon.
10. The nonvolatile memory cell as claimed in any one of claims 1 to 9, wherein the insulation layer and spacer are formed of materials selected from insulators like silicon dioxide or silicon nitride.


11. The nonvolatile floating gate analog memory cell as claimed in any one of claims claim 1 to 10, wherein the floating gate is formed of materials selected from electric conductors like aluminium, or semiconductors like polysilicon or nanocrystals.
12. The nonvolatile floating gate analog memory cell as claimed in any one of claims 1 to 11, wherein the transistor comprises a MOSFET.
13. The nonvolatile_analog memory cell as claimed in any one of claims 1 to 12," wherein the transistor is manufactured by planar CMOS technology or non-planar CMOS technology like FinFET technology.
Dated this 15th day of October 2008
(Prita Madan)
Of Khaitan&Co
Agent for the Applicants


Documents:

2217-MUM-2008-ABSTRACT(12-6-2013).pdf

2217-mum-2008-abstract.doc

2217-mum-2008-abstract.pdf

2217-MUM-2008-CLAIMS(AMENDED)-(12-6-2013).pdf

2217-mum-2008-claims.doc

2217-mum-2008-claims.pdf

2217-MUM-2008-CORRESPONDENCE(10-1-2012).pdf

2217-MUM-2008-CORRESPONDENCE(17-12-2008).pdf

2217-MUM-2008-CORRESPONDENCE(23-10-2008).pdf

2217-MUM-2008-CORRESPONDENCE(27-1-2014).pdf

2217-MUM-2008-CORRESPONDENCE(28-10-2009).pdf

2217-MUM-2008-CORRESPONDENCE(29-11-2013).pdf

2217-mum-2008-correspondence.pdf

2217-mum-2008-description(complete).doc

2217-mum-2008-description(complete).pdf

2217-MUM-2008-DRAWING(12-6-2013).pdf

2217-mum-2008-drawing.pdf

2217-MUM-2008-FORM 1(10-1-2012).pdf

2217-MUM-2008-FORM 1(12-6-2013).pdf

2217-MUM-2008-FORM 1(17-12-2008).pdf

2217-mum-2008-form 1.pdf

2217-MUM-2008-FORM 13(10-1-2012).pdf

2217-MUM-2008-FORM 18(23-10-2008).pdf

2217-MUM-2008-FORM 2(TITLE PAGE)-(12-6-2013).pdf

2217-mum-2008-form 2(title page).pdf

2217-mum-2008-form 2.doc

2217-mum-2008-form 2.pdf

2217-MUM-2008-FORM 26(17-12-2008).pdf

2217-MUM-2008-FORM 26(27-1-2014).pdf

2217-MUM-2008-FORM 3(12-6-2013).pdf

2217-MUM-2008-FORM 3(28-10-2009).pdf

2217-mum-2008-form 3.pdf

2217-MUM-2008-FORM 8(23-10-2008).pdf

2217-MUM-2008-MARKED COPY(12-6-2013).pdf

2217-MUM-2008-OTHER DOCUMENT(12-6-2013).pdf

2217-MUM-2008-PETITION UNDER RULE-137(12-6-2013).pdf

2217-MUM-2008-REPLY TO EXAMINATION REPORT(12-6-2013).pdf

2217-MUM-2008-SPECIFICATION(AMENDED)-(12-6-2013).pdf

abstract1.jpg


Patent Number 258773
Indian Patent Application Number 2217/MUM/2008
PG Journal Number 06/2014
Publication Date 07-Feb-2014
Grant Date 05-Feb-2014
Date of Filing 15-Oct-2008
Name of Patentee INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY
Applicant Address POWAI, MUMBAI
Inventors:
# Inventor's Name Inventor's Address
1 SHOJAEI BAGHINI MARYAM DEPARTMENT OF ELECTRICAL ENGINEERING, INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY, POWAI, MUMBAI 400076,
2 RAO RAMGOPAL DEPARTMENT OF ELECTRICAL ENGINEERING, INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY, POWAI, MUMBAI 400076,
3 SHRIVATSAVA MAYANK DEPARTMENT OF ELECTRICAL ENGINEERING, INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY, POWAI, MUMBAI 400076,
4 SHARMA DINESH KUMAR DEPARTMENT OF ELECTRICAL ENGINEERING, INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY, POWAI, MUMBAI 400076,
PCT International Classification Number H01L29/423
PCT International Application Number N/A
PCT International Filing date
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 NA