Title of Invention

APPARATUS AND METHOD FOR ADAPTING A SECOND TRANSPORT STREAM INCLUDED WITH IN A FIRST TRANSPORT STREAM

Abstract The invention relates to an apparatus for adapting a second transport stream included within a first transport stream, comprising a modem (110), for receiving from a first medium (101) a first transport stream (ATM,IP) having disposed therein packets associated with a second transport stream (MPEG-1,2,4,7), said second transport stream packets being susceptible to timing errors; a data control module (120), for adapting said second transport stream packets in a manner tending to reduce said timing errors, said data control module (102) utilizing timing information recovered from at least one of said first transport stream and said second transport stream; and a transport interface (125), for providing said packets associated with said second transport stream to a back- end device (104) having a peripheral component interconnect (PCI) interface via a second non-PCI transport medium so as to bypass the PCI interface of the back-end device (104).
Full Text

FIELD OF INVENTION
The invention relates to bi-directional communications devices such as modems,
particularly, to a modem providing timing error processing functions adapted to
application interface timing anomalies. More particularly, the invention relates to
a method and an apparatus for adapting a second transport stream included
within a first transport stream and reducing timing anomaly imparted to the
second transport stream within the context of a front-end device subject to
random access via a data bus, illustratively a PCI bus.
BACKGROUND OF THE INVENTION
Modems are currently utilized as discrete computer peripherals that interface a
host device such as a personal computer (PC), with an external broadband
gateway or access network such as provided by a cable television or telecom
company. A modem may be considered a "front-end" device, which retrieves
information from the access network and provides the information to a "back-
end" device, such as a PC. In a typical configuration, a modem such as a digital
subscriber line (DSL) or cable modem interfaces to a PC via a peripheral
component interconnect (PCI) slot associated with the PC.


The PCI slot is typically one of many PCI slots or interface connections sharing a
common PCI bus architecture. Thus, access of one device communicating via the
PCI bus results in at least a brief servicing of a PCI bus interrupt or other
command by each of the other devices communicating via the PCI bus. This brief
servicing requirement tends to produce "jitter" or other timing anomalies, which
may be deleterious to the routing of time sensitive data.
In the case of MPEG audiovisual data, excessive network jitter, or the improper
recovery of the 27 MHz clock associated with an MPEG transport stream can
cause buffer overflow, buffer underflow, undesirable color changes and other
deleterious phenomenon which result in improper presentation of the audiovisual
material being conveyed. Such network jitter or improper clock recovery (or
other timing operations) may be caused by PCI bus access/servicing.
SUMMARY OF THE INVENTION
In a first aspect of the invention, there is provided an apparatus for adapting a
second transport stream included within a first transport stream, comprising a
modem, for receiving from a first medium a first transport stream having
disposed therein packets associated with a second transport stream, said second
transport stream packets being susceptible to timing errors; a data control


module, for adapting said second transport stream packets in a manner tending
to reduce said timing errors, said data control module utilizing timing information
recovered from at least one of said first transport stream and said second
transport stream; and a transport interface, for providing said packets associated
with said second transport stream to a back-end device having a peripheral
component interconnect (PCI) interface via a second non-PCI transport medium
so as to bypass the PCI interface of the back-end device.
In a second aspect of the invention, there is provided a method, for adapting a
second transport stream included within a first transport stream, the method
comprising the steps of receiving, from a first medium, a first transport stream
having disposed therein packets associated with a second transport stream, said
first medium tending to impart jitter to said first transport stream; extracting,
from said first transport stream, those packets associated with said second
transport stream; adapting using timing information derived from at least one of
said first and second transport streams said extracted packets in a manner
tending to reduce said jitter; and transmitting said translated extracted packets,
to a back-end device having a peripheral component interconnect (PCI)
interface, via a second non-PCI medium so as to bypass the PCI interface in the
back-end device.


BRIEF DESCRIPTION OF THE ACCOMPANYING DRAWINGS
The teachings of the present invention can be readily understood by considering
the following detailed description in conjunction with the accompanying
drawings, in which:
Fig. 1 depicts a high-level block diagram of a system benefiting from the present
invention; and
Fig. 2 depicts a flow diagram of a processing method according to an
embodiment of the invention.
To facilitate understanding, identical reference numerals have been used, where
possible, to designate identical elements that are common to the figures.
Detailed Description of the Preferred Embodiments
The invention will be described within the context of a front-end device
comprising a digital subscriber line (DSL) modem, which interfaces to a back end
device comprising a computing device such as a personal computer (PC) or set
top terminal (STT). Data received from a network via the front-end device is
typically coupled to a PCI interface for subsequent processing by the back-end
device. The invention instead routes data directly to the back-end device for

subsequent processing. Clock recovery and buffer management of, illustratively,
a received asynchronous MPEG data stream may be performed in the front-end
device by a data control/jitter processor such that back-end MPEG decoder
functions do not need to include such functions. In this manner, a direct memory
access (DMA) transfer of received MPEG data using the PCI interface is avoided,
thereby reducing the amount of PCI bus access necessary to effect data transfer
from the front-end device to the back-end device.

FIG. 1 depicts a high-level block diagram of a system benefiting from the
present invention. Specifically, FIG. 1 depicts a high-level block diagram of a
system 100 comprising a first medium such as an access network 101 in
communication with a "front-end" device 102. The front-end device 102
communicates with a "back-end" device 104 via a second medium 103. It is
noted that the second medium 103 tends to impart little or no timing errors or
data degradation to a data stream transmitted therethrough in comparison to
the first medium 101. The front-end 102 also communicates with a computing
device (not shown) via a known interface, such as a peripheral component
interconnect (PCI) interface, universal serial bus (USB) interface, small
computer serial interface (SCSI) interface or the like. The back-end 104
communicates with an application 105 via an application interface 170.
In an exemplary embodiment, a transport stream according to a first
transport format (such as asynchronous transfer mode (ATM), Internet protocol
(IP) or other known transport protocol) is received by the front-end device 102
from the access network 101. In the case of the access network 101
comprising a telecommunications network, the front-end device 102
implements a telecommunications interface function, such as digital subscriber
line (DSL) or other suitable interface function. If the access network 101
comprises a digital cable television distribution network, then the front-end 102
implements a cable modem interface function. Other access network/front-end
combinations, e.g., satellite, POTS, etc., are readily known to those skilled in
the art. Fig. 1 is primarily described within the context of a DSL-compliant
access network.
The front-end device 102 comprises an xDSL modem 110, a router 115,
a data control/de-jitter module 120, a transport interface 125, a processor 130,
memory 135 and a PCI interface 140. The front-end device 102
advantageously processes timing information associated with one or both of the
received transport stream and the transport stream to be provided to the back-
end device 104. These timing parameters are used to determine timing
anomalies and the front-end device corrects such anomalies to the extent
possible prior to transmission of recovered data via the medium 103 to the
back-end device 104.

The xDSL modem 110 interfaces with the access network 101 to
transmit and receive data arranged according to a transport format suitable for
use in the access network 101. The xDSL modem 110 routes data to and from
the data control/de-jitter module 120 via router 115. The xDSL modem 110 and
router 115 communicate with the processor 130, illustratively a reduced
instruction set computer (RISC) processor. The processor 130 coordinates the
functions of the xDSL modem 110 and router 115. The processor 130
cooperates with memory 135, which is used to store instructions and serve as
temporary storage and/or buffer memory for the front-end 102.
The processor 130 also cooperates with various support circuitry (not
shown), such as cache memory, clock circuits, power circuits and the like.
The router 115 operates to extract transport packets adapted to
subsequent processing via the back-end 104 from the data received from the
access network 101. In the case of the access network 101 transporting
packets using a format appropriate to the back-end processor 104, the router
115 simply routes the appropriate packets to the data control/de-jitter module
120. In the case of the access network 101 transporting packets using a format
different than utilized by the back-end processor 104, the router 115 operates
to extract from the access network packet structure information according to the
packet structure compatible with the back-end processor 104.
The data control/de-jitter module 120 processes timing parameters
associated with the extracted packets and, optionally, timing parameters
associated with the transport packets received from the access network 101.
The timing parameters processed include, for example, clock recovery
parameters such as those associated with the recovery of a 27 MHz MPEG
system clock. In one embodiment of the invention, the second transport stream
comprises an MPEG transport stream having inserted therein reference
packets comprising portions of the 27 MHz MPEG system clock. That is, each
reference packet includes a program clock reference (PCR) used to
synchronize a recovery clock such that recovery of the MPEG transport packets
and various system synchronization functions may be performed. Having
recovered the 27 MHz MPEG system clock, additional timing parameters may
be processed, such as presentation time stamp (PTS), decode time stamp
(DTS) and other parameters.

The PCR-derived recovery clock (and, optionally, other timing
parameters) is used by the data control/de-jitter module 120 to determine
whether recovered packets have been subjected to timing anomalies such as
dropped packets, delayed packets, jitter and other anomalies. Such anomalies
may be caused by the access network 101, other networks (not shown)
connected to the access network 101 and used to transport the data, and
interruptions of the front end device 102 via computing device demands placed
upon the PCI interface 140. In response to this determination, appropriate data
and such or timing processing operations are performed. For example,
transport packets may be "restamped" such that timing anomalies are removed
from a contiguous sequence of transport packets. In the case of dropped,
missing or otherwise corrupted transport packets, such packets may be
replaced by new packets (using forward error correction techniques, for
example). Corrupted packets may be suppressed to avoid timing or decoder
errors in the back-end device. Generally speaking, data control/de-jitter module
120 is used to correct the timing parameters associated with the included or
back-end packet structure. The corrected packets are coupled to the transport
interface 125, which performs all necessary transport interface functions
enabling the transport of the data to back-end processor 104 via medium 103.
The data control/de-jitter module 120 also cooperates with the PCI
interface 140 to communicate with a computing device (not shown) such as a
personal computer (PC) or other computing device. The computing device
provides information to the data control/de-jitter module 120 useful in
determining which timing parameters are to be processed, which formats are
utilized by the access network 101 and back-end device 104, and other
information. The PCI interface 140 may be replaced by a universal serial bus
(USB) interface device, small computer serial interface (SCSI) or other known
interface device. It is noted that timing anomalies may occur due to PCI, USB
or SCSI interface servicing demands placed upon the front-end device.
The back-end device 104 illustratively comprises a transport interface
150, a transport processor 155, a video decoder 160, an audio decoder 165,
and an optional application interface module 170. The back-end device 104
receives from the second medium 103, illustratively, a transport stream
comprising audiovisual information such as an MPEG transport stream. The

transport interface 150 performs known transport interface functions upon the
received transport stream and couples the received transport stream to the
transport processor 155. The transport processor 155 performs known
transport processing functions such as demultiplexing a particular one transport
stream from a signal comprising a plurality of transport streams, demultiplexing
video and audio elementary streams from the selected transport stream and
coupling the resulting video V and audio A packetized or non-packetized
elementary streams to, respectively, video decoder 160 and audio decoder 165.
Each of the video decoders 160 and audio decoders 165 operate to
decode, respectively, video stream V and audio stream A to produce resulting
decoded video and audio streams. The decoded video and audio streams are
coupled to a signal processor and, subsequently, respective presentation
devices (not shown). The optional interface 170 cooperates with an application
105 and, specifically, an application processor 175. The application processor
175 is associated with memory 180 running the application.
In an exemplary embodiment of the invention, the back-end device 104
utilizes a first RISC processor to implement the transport interface 150 and
transport processor 155 functions. Additionally, each of the video decoder 160
and audio decoder functions is implemented by a respective RISC processor.
In the exemplary embodiment, the interface 170 comprises a RISC interface,
which cooperates with the application processor 175, illustratively an
application RISC. The memory 180 is used by the application RISC 175 and,
optionally, one or more of the video decoder RISCs 160, audio decoder RISCs
165 and transport RISC 150-155.
The above-described apparatus, in accordance with the principles of the
invention and utilizing the various previously described RISC processors,
provides an architecture that scales very well for increased data rates.
Specifically, while a back-end RISC engine will eventually run out of processing
power to route data if the back-end engine also performs timing functions, the
apparatus of the present invention does not. This is because the front-end of
the present invention performs the timing functions that otherwise limit the data
rate that the back end device 104 is capable of sustaining.
In one embodiment of the invention, a set top terminal implementing
DSL functionality does not function as a gateway device. In this embodiment of

the invention, the front-end device 102 may be simplified by deleting
router/switch mechanism and the PCI interface. That is, where the front-end
device does not need to communicate with a computing device, the PCI
interface 140 and router 115 may be avoided.
A computing device capable of implementing methods according to the
present invention is formed using the various processors implementing the
front-end device 102 and back-end device 104, as well as corresponding
memory devices and input/output devices. As such, it is contemplated that
some of the process steps discussed herein as software processes may be
implemented within hardware, for example, as circuitry that cooperates with the
above-referenced processors, input/output (I/O) devices such as the above-
referenced interface devices, and the various memory devices. It will be noted
that some of the process implementations discussed herein are discussed
herein in terms of a general-purpose computer that is programmed to perform
various clock recovery, data recovery, clock and data processing and other
functions in accordance with the present invention. It will be noted that the
invention may be implemented in hardware as, for example, an application
specific integrated circuit (ASIC), such as a modem integrated circuit (IC)
implementing the front-end device 102 and/or the back-end device 104. As
such, the process steps described herein are intended to be broadly interpreted
as being equivalent^ performed by software, hardware, or a combination
thereof.
FIG. 2 depicts a flow diagram of a processing method according to an
embodiment of the invention. Specifically, the processing method 200 of FIG. 2
is entered at step 205 where first transport stream packets are received by the
front end device 102 from a first medium, illustratively an access network 101,
such as an illustrative telecommunications network.
At step 210, second transport stream packets are extracted from the first
transport stream. That is, while the first transport stream is being received,
those packets within the first transport stream associated with an included
second transport stream are extracted.
At step 220, timing parameters associated with the first transport stream
packets and/or second transport stream packets are processed to determine
whether any timing errors exist. That is, referring to box 225, the timing

parameters from one or both of the first and/or second transport streams are
processed to identify packet jitter, dropped packets, packet corruption and other
timing errors.
As previously noted, other timing errors may comprise those errors due
to the servicing of the PCI interface 140 (or corresponding USB, SCSI or other
interface).
At step 230, timing errors within the second transport stream packets are
corrected to the extent possible. For example, in the case of packet jitter or
other timing errors, anti-jitter processing techniques are utilized to correct the
determined packet jitter errors. In this manner, the packets associated with the
second transport stream are processed such that timing errors induced by, for
example, the first medium or access network 101 (or an initial transmission
source) are corrected, if necessary.
At step 240, the corrected packets associated with the second transport
stream are provided to a back end device via a second medium in a second
transport stream.
At step 250, the second transport stream packets are retrieved and
utilized. That is, at step 250 the back end device 104 retrieves from the second
medium 103 the corrected packets forming the second transport stream and
processes those packets to extract the underlying data, illustratively video data
and associated audio data, which is then decoded and utilized (e.g.,
presented).
In one embodiment of the invention, the above-described transport
streams and the audiovisual sub-streams included therein (i.e., video stream V
and audio stream A processed by back-end device 104) may comprise
transport streams, packetized elementary streams (PES) or elementary
streams according to any of the Moving Pictures Experts Group (MPEG)
standards. Specifically, a first standard known as MPEG-1 refers to ISO/IEC
standards 11172 and is incorporated herein by reference in its entirety. A
second, known as MPEG-2, refers to ISO/IEC standards 13818 and is
incorporated herein by reference. Additionally, a compressed digital video
system is described in the Advanced Television Systems Committee (ATSC)
digital television standard document A/53, which is incorporated herein by
reference in its entirety. Similar standards such as those describing the MPEG-

4, MPEG-7 and European Digital Video Broadcast (DVB) standards may also
be advantageously applied and also incorporated here in by reference in their
respective entireties. Additionally, various transport protocols such as ATM, IP,
and the like are referenced in the above-cited standards documents and are
also incorporated herein by reference in their respective entireties.
Although various embodiments, which incorporate the teachings of the
present invention, have been shown and described in detail herein, those
skilled in the art can readily devise many other varied embodiments that still
incorporate these teachings.

We Claim:
1. An apparatus for adapting a second transport stream included within a first
transport stream, comprising:
a modem (110), for receiving from a first medium (101) a first transport
stream (ATM,IP) having disposed therein packets associated with a second
transport stream (MPEG-1,2,4,7), said second transport stream packets being
susceptible to timing errors;
a data control module (120), for adapting said second transport stream
packets in a manner tending to reduce said timing errors, said data control
module (102) utilizing timing information recovered from at least one of said first
transport stream and said second transport stream; and
a transport interface (125), for providing said packets associated with
said second transport stream to a back-end device (104) having a peripheral
component interconnect (PCI) interface via a second non-PCI transport medium
so as to bypass the PCI interface of the back-end device (104).
2. The apparatus as claimed in claim 1, comprising a router, for routing transport
packets from said modem to said data control module.

3. The apparatus as claimed in claim 1, comprising an interface module for
transferring data between said data control module and a computing device, said
interface module tending to induce said timing errors within said packets
associated with said second transport stream, said data control module operating
to reduce timing errors induced by said interface module.
4. The apparatus as claimed in claim 1, comprising the back-end device, for
receiving said packets associated with said second transport stream via said
second non-PCI transport medium.
5. The apparatus as claimed in claim 1, comprising a transport processor, for
retrieving packetized elementary streams from said second transport stream
propagated through said second non-PCI transport medium.
6. The apparatus as claimed in claim 5, comprising at least one elementary
stream processing device, for processing retrieved packetized elementary
streams provided by said transport processor.

7. The apparatus as claimed in claim 6, wherein said transport processor and
each of said at least one elementary stream processing device is implemented by
respective reduced instruction set (RISC) computing devices.
8. The apparatus as claimed in claim 1, wherein said first transport stream
comprises one of an asynchronous transfer mode (ATM) or internet protocol (IP)
transport stream, said second transport stream comprises one of an MPEG-1,
MPEG-2, MPEG-4 and MPEG-7 transport stream.
9. The apparatus as claimed in claims 1-8, wherein the apparatus is part of a set
top terminal (STT).
10. The apparatus as claimed in claim 9, wherein the apparatus is enabled to
retrieve a first transport stream from an access network and deliver to a back-
end device for processing audiovisual sub-streams included within said first
transport stream to produce audiovisual signals suitable for presentation.

11. A method for adapting a second transport stream included within a first
transport stream, the method comprising the steps of:
receiving, from a first medium, a first transport stream having disposed
therein packets associated with a second transport stream, said first medium
tending to impart jitter to said first transport stream;
extracting, from said first transport stream, those packets associated with
said second transport stream;
adapting using timing information derived from at least one of said first
and second transport streams said extracted packets in a manner tending to
reduce said jitter; and
transmitting said adapted extracted packets, to a back-end device having
a peripheral component interconnect (PCI) interface, via a second non-PCI
medium so as to bypass the PCI interface in the back-end device.
12. The method as claimed in claim 11, wherein said first transport stream
corresponds to a first transport stream format and said second transport stream
corresponds to a second transport stream format.
13. The method as claimed in claim 12, wherein said first transport stream
format comprises at least one of an asynchronous transfer mode (ATM) format
and an Internet protocol (IP) format.

11. A method for adapting a second transport stream included within a first
transport stream, the method comprising the steps of:
receiving, from a first medium, a first transport stream having disposed
therein packets associated with a second transport stream, said first medium
tending to impart jitter to said first transport stream;
extracting, from said first transport stream, those packets associated with
said second transport stream;
adapting using timing information derived from at least one of said first
and second transport streams said extracted packets in a manner tending to
reduce said jitter; and
transmitting said adapted extracted packets, to a back-end device having
a peripheral component interconnect (PCI) interface, via a second non-PCI
medium so as to bypass the PCI interface in the back-end device.
12. The method as claimed in claim 11, wherein said first transport stream
corresponds to a first transport stream format and said second transport stream
corresponds to a second transport stream format.
13. The method as claimed in claim 12, wherein said first transport stream
format comprises at least one of an asynchronous transfer mode (ATM) format
and an Internet protocol (IP) format.

14. The method as claimed in claim 12, wherein said second transport stream
format comprises one of an MPEG1, MPEG2, MPEG4 and MPEG7 transport
stream format.
15. The apparatus as claimed in claim 1, wherein the PCI interface of the back-
end device is capable of receiving communications from said modem.
16. The apparatus as claimed in claim 4, wherein the back end device comprises
a transport interface capable of receiving communications from said modem.
17. The method as claimed in claim 11, wherein said extracted packets are
transmitted to the back end device via the second non-PCI medium, the back
end device comprising a transport interface capable of receiving communications
from said second non-PCI medium.
18. The apparatus as claimed in claim 1, wherein said apparatus is also
configured for extracting said second transport stream from said first transport
stream.



ABSTRACT


TITLE : "Apparatus and Method For Adapting a Second Transport
Stream Included Within a First Transport Stream".
The invention relates to an apparatus for adapting a second transport stream
included within a first transport stream, comprising a modem (110), for receiving
from a first medium (101) a first transport stream (ATM,IP) having disposed
therein packets associated with a second transport stream (MPEG-1,2,4,7), said
second transport stream packets being susceptible to timing errors; a data
control module (120), for adapting said second transport stream packets in a
manner tending to reduce said timing errors, said data control module (102)
utilizing timing information recovered from at least one of said first transport
stream and said second transport stream; and a transport interface (125), for
providing said packets associated with said second transport stream to a back-
end device (104) having a peripheral component interconnect (PCI) interface via
a second non-PCI transport medium so as to bypass the PCI interface of the
back-end device (104).

Documents:

486-CAL-2002-(26-08-2013)-CORRESPONDENCE.pdf

486-CAL-2002-(26-08-2013)-FORM-1.pdf

486-CAL-2002-(26-08-2013)-FORM-13.pdf

486-CAL-2002-(26-08-2013)-FORM-3.pdf

486-CAL-2002-(26-08-2013)-PA.pdf

486-CAL-2002-ABSTRACT-1.1.pdf

486-cal-2002-abstract.pdf

486-CAL-2002-AMANDED CLAIMS.pdf

486-CAL-2002-CANCELLED PAGES 1.1.pdf

486-CAL-2002-CANCELLED PAGES.pdf

486-cal-2002-claims.pdf

486-CAL-2002-CORRESPONDENCE 1.2.pdf

486-CAL-2002-CORRESPONDENCE-1.1.pdf

486-cal-2002-correspondence.pdf

486-CAL-2002-DESCRIPTION (COMPLETE)-1.1.pdf

486-cal-2002-description (complete).pdf

486-CAL-2002-DRAWINGS-1.1.pdf

486-cal-2002-drawings.pdf

486-CAL-2002-EXAMINATION REPORT 1.2.pdf

486-cal-2002-examination report.pdf

486-CAL-2002-FORM 1-1.1.pdf

486-cal-2002-form 1.pdf

486-cal-2002-form 18.pdf

486-CAL-2002-FORM 2-1.1.pdf

486-cal-2002-form 2.pdf

486-cal-2002-form 26.pdf

486-cal-2002-form 3.pdf

486-cal-2002-form 5.pdf

486-CAL-2002-GRANTED-ABSTRACT.pdf

486-CAL-2002-GRANTED-CLAIMS.pdf

486-CAL-2002-GRANTED-DESCRIPTION (COMPLETE).pdf

486-CAL-2002-GRANTED-DRAWINGS.pdf

486-CAL-2002-GRANTED-FORM 1.pdf

486-CAL-2002-GRANTED-FORM 2.pdf

486-CAL-2002-GRANTED-FORM 3.pdf

486-CAL-2002-GRANTED-FORM 5.pdf

486-CAL-2002-GRANTED-SPECIFICATION-COMPLETE.pdf

486-CAL-2002-OTHERS 1.1.pdf

486-CAL-2002-OTHERS.pdf

486-CAL-2002-PETITION UNDER RULE 137.pdf

486-CAL-2002-REPLY TO EXAMINATION REPORT.pdf

486-CAL-2002-SCHEDULE.pdf

486-cal-2002-specification.pdf

486-CAL-2002-TRANSLATED COPY OF PRIORITY DOCUMENT 1.1.pdf

486-cal-2002-translated copy of priority document.pdf


Patent Number 257633
Indian Patent Application Number 486/CAL/2002
PG Journal Number 43/2013
Publication Date 25-Oct-2013
Grant Date 22-Oct-2013
Date of Filing 19-Aug-2002
Name of Patentee THOMSON LICENSING S.A.
Applicant Address 46, QUAI A. LE GALLO, 92648 BOULOGNE CEDEX
Inventors:
# Inventor's Name Inventor's Address
1 THOMAS HERBERT JONES 442 WOOD HOLLOW CT., WESTFIELD, INDIANA 46074
2 JEFFERY LYNN TAYLOR 14181 COUNTRY LINE ROAD, RUSHVILLE, INDIANA 46173-9421
3 XAIODONG LIU 12532 PEBBLE KNOLL WAY, CARMEL, INDIANA 46033
PCT International Classification Number H04M 11/06
PCT International Application Number N/A
PCT International Filing date
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 09/943,057 2001-08-30 U.S.A.