Title of Invention

TRANSCEIVER FOR USE IN A WIRELESS DEVICE

Abstract A transceiver (400) is provided in an ultrawide bandwidth device, which includes an antenna (110), a transmitter circuit (145), and a receiver circuit (165). A transmitter amplifier (440) is provided between the antenna (110) and the transmitter circuit (145), and is configured to have an operational transmitter output impedance when the transceiver (400) is in a transmit mode and an isolation transmitter output impedance when the transceiver (400) is in a receive mode. A receiver amplifier (460) is provided between the antenna (110) and the receiver circuit (165), and is configured to have an operational receiver input impedance when the tranceiver (400) is in a receive mode and an isolation receiver input impedance when the transceiver (400) is in a transmit mode. The isolation transmitter output impedance is greater than the operational receiver input impedance, and the isolation receiver input impedance is greater than the operational transmitter output impedance. Thus, a transmitter and receiver can be isolated without using a transmit/receive switch.
Full Text FIELD OF THE INVENTION
The present invention relates in general to wireless communication systems, such as ultrawide bandwidth (UWB) systems, including mobile transceivers, centralized transceivers, and related equipment, and corresponding methods. Another aspect of the present invention relates to a wireless transceiver that can switch between a transmitter portion and a receiver portion without the use of a transmit/receive switch. Another aspect of the present invention relates to a low noise amplifier for use with a receiver portion of a transceiver.
BACKGROUND OF THE INVENTION
Wireless transceiver devices operate as both transmitters and receivers, either in a simplex mode where the transmitter and receiver never operate at the same time, or in duplex mode where signals may be received and transmitted simultaneously. In some transceiver implementations the transmitter and receiver portions are totally separate circuits, each including all of the circuit elements required for operation. But this can cause significant increases in size, weight, and power consumption.
As a result, many transceiver designs share various circuit elements between the transmitter portion and the receiver portion. In particular, in simplex transceivers, the antenna is often shared. This can provide significant advantages for the transceiver in cost and size.

However, when a single antenna is used for both transmitting and receiving signals, it is necessary to provide some means for making certain that a receiver portion of the transceiver and a transmitter portion of the transceiver are properly isolated from each other while one is performing its function. Otherwise, interference from the inactive portion might disrupt the operation of the active portion.
Accordingly, it would be desirable to better facilitate switching operations between transmitter and receiver portions of a wireless transceiver using a shared antenna.

BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying figures, where like reference numerals refer to identical or functionally similar elements throughout the separate views and which together with the detailed description below are incorporated in and form part of the specification, serve to further illustrate various embodiments and to explain various principles and advantages in accordance with the present invention.
FIG. 1 is a diagram showing an embodiment of a transceiver device employing a transmit/receive switch;
FIG. 2 is a circuit diagram of a transmitter amplifier from the transmitter portion of FIG. 1;
FIG. 3 is a circuit diagram of a receiver amplifier from the receiver portion of FIG. 1;
FIG. 4 is a diagram showing a transceiver device, according to one embodiment of the present invention;
FIG. 5 is a circuit diagram of a transmitter amplifier from the transmitter portion of FIG. 4, according to one embodiment of the present invention; and
FIG. 6 is a circuit diagram of a receiver amplifier from the receiver portion of FIG. 4, according to one embodiment of the present invention.

DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
In order to minimize weight, cost, and power consumption, it is often desirable to share an antenna between a transmitter portion and a receiver portion of a transceiver. However, in order to maximize the ability to send and receive signals accurately, it is also desirable to provide a way to isolate the transmitter portion from the antenna when the receiver portion is receiving a signal, and to isolate the receiver portion from the antenna when the transmitter portion is sending a signal.
First Transceiver
FIG. I is a diagram showing an embodiment of a transceiver device employing a transmit/receive switch. As shown in FIG. 1, the transceiver device 100 includes an antenna 110, a transmit/receive (T/R) switch 120, a transmitter portion 130, and a receiver portion 150. The transmitter portion 130 further includes a transmitter amplifier 140 and a transmitter circuit 145; and the receiver portion 150 further includes a receiver amplifier 160 and a receiver circuit 165.
The antenna 110 can be used to both transmit signals and receive signals. It can be any appropriate antenna that can serve this dual function. In the embodiment shown in FIGs. 1 to 3, a UWB antenna is used, such as the one disclosed in United States Patent No. 6,590,545 to McCorkle, entitled "Electrically Small Planar UWB Antenna Apparatus and System Thereof." However, alternate embodiments can use different antenna designs.
The T/R switch 120 allows a single antenna 110 to be used by both the transmitter portion 130 and the receiver portion 150 of the transceiver device 100.

When operating in a transmit mode, the T/R switch 120 connects the transmitter portion 130 to the antenna 120, and isolates the receiver portion 150 from the antenna
-a
110. Then, when operating in a receive mode, the T/R switch 120 isolates the transmitter portion 130 from the antenna 110, and connects the receiver portion 150 to the antenna 110. In this way, no signals from the transmitter portion 130 can interfere with the antenna 110 when the transceiver 100 is in a receive mode, and no signals from the receiver portion 150 can interfere with the antenna 110 when the transceiver 100 is in a transmit mode. Each portion 130, 150 will be isolated by a short circuit at the T/R switch 120 when the other portion 130, 150 is active.
In the embodiment of FIG. 1, the T/R switch 120 will be controlled by a mode control signal C, which has a high value during a receive mode and a low value in a transmit mode. When the mode control signal C indicates that the transceiver 100 is in a receive mode (i.e., it is high in the embodiment of FIGs. 1 to 3), the T/R switch 120 will connect the receiver portion 150 to the antenna HOand will isolate the transmitter portion 130 from the antenna through an open circuit. When the mode control signal C indicates that the transceiver 100 is hi a transmit mode (i.e., it is low in the embodiment of FIGs. 1 to 3), the T/R switch 120 will connect the transmitter portion 130 to the antenna 110 and will isolate the receiver portion 150 from the antenna 110 through an open circuit.
Alternate embodiments could modify the mode control signal C. For example, an alternate mode control signal could be low to indicate a receive mode and high to indicate a transmit mode.
The transmitter portion 130 in the disclosed embodiment includes all of the circuitry necessary to transmit signals according to a desired format. Its particular

design can vary in different transceiver designs, as wouid be understood by one skilled in the art of transmitters. In the disclosed embodiment, the transmitter portion 130 is a UWB transmitter, though other transmitter designs can be used in alternate embodiments, e.g., wide band or narrow band transmitters. As noted above, the transmitter portion 130 in the embodiment of FIG. 1 includes a transmitter amplifier 140 connected to the output of a transmitter circuit 145.
Similarly, the embodiment of the receiver portion 150 shown in FIG. 1 includes all of the circuitry necessary to receive signals according to a desired format. Its particular design can vary in different transceiver designs, as would be understood by one skilled in the art of receivers. In the disclosed embodiment, the receiver portion 150 is a UWB receiver, though other receiver designs can be used in alternate embodiments, e.g., wide band or narrow band transmitters. As noted above, the receiver portion 150 in the embodiment of FIG. 1 includes a receiver amplifier 160 connected to the output of a receiver circuit 165. The receiver amplifier 160 is may be a low noise amplifier (LNA).
Furthermore, although the transmitter portion 130 and the receiver portion 150 in FIG. 1 are shown as being directly connected to the antenna 110, other circuitry could be placed between the transmitter portion 130 or the receiver portion 150 and the antenna 110, e.g., a filter, as would be understood by those skilled in the art of transceivers.
First Transmitter Amplifier
FIG. 2 is a circuit diagram of a transmitter amplifier 140 from the transmitter portion 130 of FIG. 1. As shown in FIG. 2, the transmitter amplifier 140 includes a

first transmitter transistor Qn\ a second transmitter transistor Q2T,. a first transmitter capacitor CJT, a second transmitter capacitor CIT- a first transmitter resistor RIT, a second transmitter resistor R2r, and a transmitter current source 210.
The first transmitter transistor QIT has its base connected to a first transmitter node NIT, its collector connected to a second transmitter node NJT, and its emitter connected to ground. The first transmitter transistor Qn is configured to operate as a driver amplifier in the transmitter amplifier 140.
The second transmitter transistor Q2t has its base connected to the second transmitter node Nrr, its collector connected to a reference voltage V*, and its emitter connected to a third transmitter node NJT- The second transmitter transistor Qyi is configured to operate as a driver in the transmitter amplifier 140. In the embodiment shown in FIG. 2, the embodiment shown in FIG. 2, the reference voltage V* is about 3.3 volts.
The first transmitter capacitor Cnr is connected between a transmitter input . node NT-IN and the first transmitter node NIT- It is configured to operate as an AC coupling capacitor, and serves to block any incoming DC voltages from the transmitter input node NT-IN so that all biases for the transmitter amplifier 140 are local biases. In the embodiment shown in FIG. 2, the first transmitter capacitor has a value of about
The second transmitter capacitor C2T is connected between the third transmitter node NST and the transmitter output node NT-QUT- It is configured to operate as an AC coupling capacitor, and serves to block any incoming DC voltages from the transmitter output node NT_OUT so that all biases for the transmitter amplifier

340 are local biases. In the embodiment shown in FIG. 2, the second transmitter capacitor C2i has a value of about 6 pF.
In alternate embodiments, the first and second transmitter capacitors CIT and €27 could be replaced with different circuit elements to isolate the bias voltages in the transmitter amplifier 140.
The first transmitter resistor RIT is connected between a bias voltage VB and the first transmitter node NIT, and is configured to provide the bias voltage VB to the base of the first transmitter transistor Qn-. This bias voltage VB in the embodiment of FIG. 2 is set to cause the first transmitter transistor QJT to operate as desired to cause the transmitter amplifier 140 to perform its amplification function, as would be understood by one skilled in the art of amplifiers. In the embodiment shown in FIG. 2, the bias voltage VB is about 0.8 volts and the first transmitter resistor RIT has a value of about 1 kQ.
The second transmitter resistor R2T is connected between a reference voltage V1" and the second transmitter node NTT, and has its value set to determine the gain of the transmitter amplifier 140. In the embodiment shown in FIG. 2, the second transmitter resistor R2x has a value of about 250 Q.
The transmitter current source 210 is connected between the third transmitter node N3T and ground, and is configured in the embodiment of FIG. 2 to provide a constant current across the second transmitter transistor Q2T. In the embodiment shown in FIG. 2, the transmitter current source 210 provides a current of about 20 mA.

In the embodiment of FIG.2, the parameters of the circuitry in the transmitter amplifier 140 are chosen to provide a desired low transmitter output impedance, e.g., 3 O.
In operation, a transmitter input voltage VT-IN is provided at the transmitter input node NT-IN- This transmitter input voltage VJ-IN is then amplified by the transmitter amplifier 140 according to generally understood amplifier principles to produce fee transmitter output voltage VT-our, which is provided at the transmitter output node NT-OUT-
Although the exemplary transmitter amplifier 140 shown in FIG. 2 uses a bipolar junction transistor as the first transmitter transistor QIT, and is set up in a common-emitter configuration, alternate embodiments could use other types of transistors for the amplifier circuit, e.g., a CMOS transistor.
In alternate embodiments., the transmitter amplifier 140 can be designed as a differential amplifier. In this case, a positive and negative input voltage could be received, and positive and negative output voltages provided. In this alternate embodiment, the circuit design could be a differential version of the amplifier shown in FIG. 2, as would be understood by one skilled in the art of amplifier design.
Although one embodiment is described above with reference to FIG. 2, and specific values are given for circuit elements, these are provided by way of example only and should not be considered in any way limiting. Alternate embodiments can modify the values of these elements as desired to alter the operation of the transmitter amplifier 140.

First Receiver Amplifier
FIG. 3 is a circuit diagram of a receiver amplifier 160 from the receiver portion of FIG. 1. As shown in FIG. 3, the receiver amplifier ] 60 includes a receiver current source 310, a receiver transistor QE, a first receiver capacitor CIR, a second receiver capacitor C2R, a third receiver capacitor C3R, a first receiver resistor RJR, a second receiver resistor R2R, and a receiver inductor LR.
The receiver transistor QR has its base connected to a first receiver node NIR, its collector connected to a second receiver node NJR, and its emitter connected to ground.
The first receiver capacitor CIR is connected between a receiver input node NR-IN and the first receiver node NIR, and serves to block any incoming DC voltages from the receiver input node NR.IN, so that all biases for the receiver transistor QR are local biases. In the embodiment shown in FIG. 3, the first receiver capacitor CIR has a value of about 6 pF.
The second receiver capacitor CIR is connected between a receiver output node NR.QUT an^ &e second receiver node NIR^ and serves to block any incoming DC voltages from the receiver output node NR-OUT, so that all biases for the receiver transistor QR are local biases. In the embodiment shown in FIG. 3, the second receiver capacitor C2R has a value of about 6 pF.
In alternate embodiments, the first and second receiver capacitors CIR and C2R could be replaced with different circuit elements to isolate the bias voltages in the receiver amplifier 160.
The first receiver resistor RIR is connected between the first receiver node NIR and the second receiver node NIR, and is configured to provide a feedback signal to

bias the base of the receiver transistor QR. In the embodiment shown in FIG. 3: the first receiver resistor RIR has a value of about 800 Q..
The receiver current source 310 is connected between a reference voltage V+ and a third receiver node NSR. It is configured to provide a reference current for the receiver transistor QR. In the embodiment shown in FIG. 3, the reference voltage V* is about 3.3 volts and the receiver current source 310 provides a current of about 12 mA.
The third receiver capacitor CSR is connected between the reference voltage V+ and the third receiver node NSR, in parallel with the receiver current source 310. It is configured to separate the reference voltage V from the third receiver node NSR, which forms a virtual ground at high frequencies. In the embodiment shown in FIG. 3, the third receiver capacitor Can has a value of about 20 pF.
The second receiver resistor RZR and the receiver inductor LR are connected in series between the third receiver node NSR and the second receiver node Na- The second receiver resistor Raa has its value set to determine the gain of the receiver amplifier 160. The receiver inductor LR is used to enhance the bandwidth of the receiver amplifier 160. In alternate embodiments, the receiver inductor LR could be eliminated. In the embodiment shown in FIG. 3, the second receiver resistor R2R has a value of about 50 £1 and the receiver inductor LR has a value of about 5 nH.
In operation, negative feedback from the first receiver resistor RIR will tend to reduce the input impedance of the receiver amplifier 160 to 50 Q. In the embodiment of FIG. 3, the value of the first receiver resistor R1R is chosen such that the input

impedance of the receiver transistor QR achieves a desired value, e.g.. 50 ohms, when the receiver amplifier 160 is functioning.
In operation, a receiver input voltage VR.(N is provided at the receiver input node NR.IN- This receiver input voltage VR.JN is then amplified by the receiver amplifier 160 according to generally understood amplifier principles to produce the receiver output voltage VR.OUT, which is provided at the receiver output node NR.OUT-
Although one embodiment is described above with reference to FIG. 3, and specific values are given for circuit elements, these are provided by way of example only and should not be considered in any way limiting. Alternate embodiments can modify the values of these elements as desired to alter the operation of the receiver amplifier 160.
Thus, as shown in FIGS. 1 to 3, the transmitter amplifier 140 is set to constantly generate an amplified transmitter output voltage VT-OUT that is provided to the T/R switch 120, and the receiver amplifier 160 is set to constantly amplify a receiver input voltage VR-IN received from the T/R switch 120. The transceiver 100 avoids the transmitter portion 130 interfering with the operation of the receiver portion 150 during a receive mode by disconnecting the transmitter portion 130 from the antenna 110 during the receive mode through use of the T/R switch 120. Similarly, the transceiver 100 avoids the receiver portion 150 interfering with the operation of the transmitter portion 130 during a transmit mode by disconnecting the receiver portion 150 from the antenna 110 during the transmit mode through use of the T/R switch 120.
However a switch, such as the T/R switch 120 of FIG. 1, can often be very lossy. As a result, transceivers that employ a T/R switch will lose some of their signal

quality through the switch, limiting allowable losses in other parts of the transceiver. In addition, requiring a separate T/R switch can increase the cost of a resulting transceiver by requiring that an external switch be included. It would therefore be desireable to provide a way to isolate an antenna from a transmitter portion of a transceiver and a receiver portion of a transceiver in a way that did not involve the use of a T/R switch. Applicants provide an example of such a circuit below.
Second Transceiver
FIG. 4 is a diagram showing an embodiment of a transceiver device, according to one embodiment of the present invention. As shown in FIG. 4, the transceiver device 400 includes an antenna 110, a transmitter portion 430, and a receiver portion 450. The transmitter portion 430 further includes a transmitter amplifier 440 and a transmitter circuit 145; and the receiver portion 450 further includes a receiver amplifier 460 and a receiver circuit 165.
The antenna 110 can be used to both transmit signals and receive signals. It can be any appropriate antenna that can serve this dual function. In the embodiment shown in FIGs. 4 to 6, a UWB antenna is used, such as the one disclosed in United States Patent No. 6,590,545 to McCorkle, entitled "Electrically Small Planar UWB Antenna Apparatus and System Thereof." However, alternate embodiments can use different antenna designs.
The transmitter portion 430 in the embodiment of FIG. 4 includes all of the circuitry necessary to transmit signals according to a desired format. Its particular design can vary in different transceiver designs, as would be understood by one skilled in the art of receivers. In the embodiment shown in FIG. 4, the transmitter

portion 430% a UWB transmitter, though other transmitter designs can be used in alternate embodiments. As noted above, the transmitter portion 430 may include a transmitter amplifier 440 connected to the output of a transmitter circuit 145.
Similarly, the receiver portion 450 of the embodiment of FIG. 4 includes all of the circuitry necessary to receive signals according to a desired format. Its particular design can vary in different transceiver designs, as would be understood by one skilled in the art of transmitters. In the embodiment shown in FIG. 4, the receiver portion 450 is a UWB receiver, though other receiver designs can be used in alternate embodiments. As noted above, the receiver portion 450 of FIG. 4 includes a receiver amplifier 460 connected to the output of a receiver circuit 165. The receiver amplifier 460 may be a low noise amplifier (LNA).
Furthermore, although the transmitter portion 430 and the receiver portion 450 in FIG. 4 are shown as being directly connected to the antenna 110, other circuitry could be placed between the transmitter portion 430 or the receiver portion 450 and the antenna 110, e.g., a filter, as would be understood by those skilled in the art of transceivers.
Unlike the transceiver 100 shown in FIG. 1, the transceiver 400 shown in FIG. 4 does not contain a T/R switch. Rather, the transmitter amplifier 440 and the receiver amplifier 460 in FIG. 4 each contain circuitry that is configured to isolate the respective portion of the transceiver 400 when the other is being used. In other words, the transmitter amplifier 440 isolates the transmitter portion 430 from the antenna 110 during a receive mode, but allows normal operation between the transmitter portion 430 and the antenna 110 during a transmit mode. Similarly, the receiver amplifier 460 isolates the receiver circuit 165 from the antenna 110 during a transmit mode, but

allows normal operation between the receiver portion 450 and the antenna 110 during a receive mode. And since these isolation operations are performed without the use of a T/R switch, the losses and additional production costs associated with such T/R switches can be avoided.
Second Transmitter Amplifier
FIG. 5 is a circuit diagram of a transmitter amplifier 440 from the transmitter portion of FIG. 4, according to one embodiment of the present invention. As shown in FIG. 4, the transmitter amplifier 440 includes a first transmitter transistor Qu, a second transmitter transistor Qzr, a first transmitter capacitor CIT, a second transmitter capacitor CZT, a first transmitter resistor RH, a second transmitter resistor Rrr, a third transmitter resistor R3T, and a transmitter current source 510.
The first transmitter transistor Qn has its base connected to a first transmitter node NIT, its collector connected to second transmitter node N2T, and its emitter connected to ground. The first transmitter transistor QiT is configured to operate as a driver amplifier in the transmitter amplifier 440.
The second transmitter transistor Q2T has its base connected to the second transmitter node N2T. its collector connected to a reference voltage V*, and its emitter connected to a third transmitter node NST- The second transmitter transistor Q2r is configured to operate as a driver in the transmitter amplifier 440. In the embodiment shown in FIG. 5, the reference voltage V" is about 3.3 volts.
The first transmitter capacitor CIT is connected between a transmitter input node NT-IN and the first transmitter node NIT. It is configured to operate as an AC coupling capacitor, and serves to block any incoming DC voltages from the

transmitter input node NT-INJ so that all biases for the transmitter amplifier 440 are local biases. In the embodiment shewn in FIG. 5, the first transmitter capacitor C!T has a value of about 500 ft.
The second transmitter capacitor CJT is connected between the third transmitter node N3T and the a transmitter output node NT-OUT- It is configured to operate as an AC coupling capacitor, and serves to block any incoming DC voltages from the transmitter output node NT-OUT* so that all biases for the transmitter amplifier 440 are local biases. In the embodiment shown in FIG. 5, the second transmitter capacitor €37 has a value of about 6pF.
[n alternate embodiments, the first and second transmitter capacitors CJT and CaT could be replaced with different circuit elements to isolate the bias voltages in the transmitter amplifier 440.
The first transmitter resistor RIT is connected between the bias voltage VB and the first frausmitter node NIT, and is configured to provide the bias voltage VB to the base of the first transmitter transistor QiT. This bias voltage VB of FIG. 5 is set to cause the first transmitter transistor QIT to operate as desired to cause the transmitter amplifier 440 to perform its desired amplification function. In the embodiment shown in FIG. 5, the bias voltage VB is about G.8 voLts and the first transmitter resistor R(T has a value of about 1 k£L
The second transmitter resistor RIT is connected between a reference voltage V* and the second transmitter node N;T, and has its value set to determine the gain of the transmitter amplifier 440. In the embodiment shown in FIG. 5, the second transmitter resistor RIT has a value of about 250 Q.

The third transmitter resistor RJT is connected between a reference voltage V' and the third transmitter node N3f; and has its value chosen to be significantly higher than the desired operational receiver input impedance of the receiver amplifier 160 during a receive mode. For example, in the embodiment shown in FIG. 6, the receiver amplifier is set to have an operational receiver input impedance of about 3 Q during a receive mode, and the value of the third transmitter resistor R3r is set at about 50 kQ.
The transmitter current source 510 is connected between the third transmitter node NST and ground, and in the embodiment of FIG. 5 is configured to provide a constant current across the second transmitter transistor Q2y during a transmit mode, but to shut off and provide no current across the second transmitter transistor ChT during a receive mode. In the embodiment shown in FIG. 5, the transmitter current source 510 provides a current of about 20 mA.
The current source is controlled by a mode control signal C. In one embodiment the mode control signal is low during a transmit mode, and is high during a receive mode. When the mode control signal C indicates a transmit mode (i.e., it is low in the embodiment of FIGs. 4 to 6), the transmitter current source 510 is turned on; and when the mode control signal C indicates a receive mode (i.e., it is high in the embodiment of FIGs. 4 to 6), the transmitter current source 510 is turned off.
In the embodiment shown in FIG. 5, the transmitter current source 510 is a current mirror. The current mirror may be turned on and off in a variety of ways in response to the mode control signal C. But one way of accomplishing this is to have the mode control signal C control a switch (e.g., a CMOS switch) between ground

and the common base of the transistors in the current mirror. When the mode control signal C indicates a receive mode (i.e., that the transmitter current source 510 should be turned off), switch is closed and the common base connected to ground to shut off the current mirror.
In some embodiments it may be desirable to place a pin diode between the third transmitter node N3t and the transmitter current source 510 or between the second transmitter capacitor €21 and the third transmitter node NST (or the output node and the third transmitter node NST in embodiments without the second transmitter capacitor CIT)- In particular, the addition of a pin diode is useful in embodiments in which a transistor collector is connected to the third transmitter node NST (such as an embodiment in which the transmitter current source is a current minor). The pin diode can serve to minimize stray capacitance between the collector connected to the third transmitter node N3T and the substrate.
In the embodiment of FIG. 5, the parameters of the circuitry in the transmitter amplifier 440 are chosen to provide a desired operational transmitter output impedance, e.g., 3 Q during the transmit mode, and to provide a desired isolation transmitter output impedance, e.g., 50 kfJ during the receive mode.
Alternate embodiments could use different mode control signals. For example, an alternate mode control signal C could be low to indicate a receive mode and high to indicate a transmit mode. Also, multiple mode control signals could be used in place of a single mode control signal C to control operation of the various elements that operate differently is each mode.

The operation of the transmitter current source 510 and the third transmitter resistor R3T are configured to control the transmitter amplifier 440 to isolate the transmitter portion 430 from the antenna 110 when the mode control signal C indicates that the transceiver 400 is in a receive mode, but to allow normal operation between the transmitter portion 430 and the antenna 110 when the mode control signal C indicates that the transceiver 400 is in a transmit mode.
During a transmit mode (i.e., when the mode control signal C is low in a the embodiment of FIGs. 4 to 6), the transmitter current source 510 will provide a reference current across the second transmitter transistor Q2r and the third transmitter resistor RJT- This will cause the second transmitter transistor Qzr to turn on, will cause the circuitry in the transmitter amplifier 440 to operate as an amplifier, and will cause the output resistance of the transmitter amplifier to be the operational transmitter output impedance, i.e., 3 Q in the embodiment of FIG. 5.
In this case, a transmitter input voltage VT.IN is provided at the transmitter
input node NT-IN- This transmitter input voltage VT-IN is then amplified by the transmitter amplifier 440 according to generally understood amplifier principles to
produce the transmitter output voltage VT-OUT, which is provided at the transmitter
output node NT-OUT-
Because the value of the third transmitter resistor RST is chosen to be so large,
e.g., about 50 kfi, it will draw a comparatively small current during the transmit
mode, and will not significantly effect the operation of the transmitter amplifier 440.
The voltage at the third transmitter node N3r will be determined primarily by the
second transmitter resistor R2t and the second transmitter transistor Qyi-

During a receive mode (i.e.. when the mode control signal C is high in a the embodiment of FIGs. 4 to 6), the transmitter current source 510 will stop providing the reference current, and the second transmitter transistor Chj will turn off. At this point the transmitter amplifier 440 will therefore stop acting as an amplifier.
Then the first transmitter resistor RIT will pull the voltage at the second node NST up to the reference voltage V+, and the third transmitter resistor RST will also pull the voltage at the third transmitter node NST up to VT. As a result, during the receive mode, the output impedance of the transmitter amplifier 440 will rise to the value of the third transmitter resistor RST (i.e., to the isolation transmitter output impedance), which is chosen to be very large in comparison to the operational receiver input impedance of the receiver amplifier 460 during a receive mode (e.g., about 50 kD as compared to about 50 H in a the embodiment of FIG. 4 to 6).
In this way, the transmitter amplifier 440 has an operational transmitter output impedance, e.g., about 3 Q, during the transmit mode and an isolation transmitter output impedance, e.g., about 50 kQ, during the receive mode. This allows the transmitter amplifier 440 to transmit over the antenna 110 normally during the transmit mode, but be effectively isolated from the antenna 110 during a receive mode.
Although the disclosed embodiment shows that the isolation transmitter output impedance is set at about 50 kQ and the operational transmitter output impedance is set at about 3 O, these values can be altered as needed. For example, in one set of alternate embodiments, the operational transmitter output impedance can be set between 1 Q and 10 Q.

However, the isolation transmitter output impedance of the transmitter amplifier 440 should remain sufficiently large as compared to the operational receiver input impedance of the receiver amplifier 460, such that interference from the transmitter portion 430 at the receiver portion 450 during a receive mode will be minimal.
In certain embodiments the isolation transmitter output impedance will be at least two orders of magnitude greater than the operational receiver input impedance. Thus, in the embodiment shown in FIG. 5, the isolation transmitter output impedance should be at least 5 kQ. However, alternate embodiments with varying limitations on the transmitter operation could have a lower ratio of isolation transmitter output impedance to operational receiver input impedance if the values met system operation requirements.
Although the exemplary transmitter amplifier 440 shown in FIG. 4 uses a bipolar junction transistor as the first transmitter transistor Q1T, and is set up in a common-emitter configuration, alternate embodiments could use other types, of transistors for the amplifier circuit, e.g., a CMOS transistor.
Although a specific embodiment is described above with reference to FIG. 5, and specific values are given for circuit elements, these are provided by way of example only and should not be considered in any way limiting. Alternate embodiments can modify the values of these elements as desired to alter the operation of the transmitter amplifier 440.
Second Receiver Amplifier

FIG. 6 is a circuit diagram of a receiver amplifier 460 from the receiver portion 450 of FIG. 4, according to one embodiment of the present invention. As shown in FIG. 6, the receiver amplifier 460 includes a receiver current source 610. a first receiver transistor QIR. a second receiver transistor Q2R, a third receiver transistor CbR, a first receiver capacitor CJR, a second receiver capacitor Caa, a third receiver capacitor CSR, a first receiver resistor RIR, a second receiver resistor RJR, and a receiver inductor LR.
The first receiver transistor QJR in the embodiment of FIG. 6 is a bipolar transistor that has its base connected to a first receiver node NIR, its collector connected to a second receiver node N2R, and its emitter connected to a fourth receiver node N4R.
The second receiver transistor ChR in the embodiment of FIG. 6 is a CMOS transistor that has its gate connected to a mode control signal C, its source connected to ground, and its drain connected to the fourth receiver node N4R. The second receiver transistor QIR operates as a switch, being closed (i.e., conductive) when the mode control signal C indicates a receive mode, and being open (i.e., non-conductive) when the mode control signal C indicates a transmit mode.
Since in the disclosed embodiment the mode control signal C is high during a receive mode and low during a transmit mode, this means that the second receiver transistor Q2R in the embodiment of FIG. 6 is anNMOS transistor, which will be conductive when the signal at its base is high (during a receive mode) and will be non-conductive when the signal at its base is low (during a transmit mode).
The third receiver transistor QSR in the embodiment of FIG. 6 is a CMOS transistor that has its gate connected to a mode control signal C, its source connected

to the reference voltage V1", and its drain connected to the fourth transmitter node N47. The third receiver transistor QSR operates as a switch, being open (i.e., non-conductive) when the mode control signal C indicates a receive mode, and being closed (i.e., conductive) when the mode control signal C indicates a transmit mode.
Since in the disclosed embodiment the mode control signal C is high during a receive mode and low during a transmit mode, this means that the third receiver transistor QSR in the embodiment of FIG. 6 is a PMOS transistor, which will be non-conductive when the signal at its base is high (during a receive mode) and will be conductive when the signal at its base is low (during a transmit mode).
Although in the disclosed embodiment the second receiver transistor QSR is an NMOS transistor and the third receiver transistor C&R is a PMOS transistor, these could be changed in alternate embodiments. For example, if the polarity of the mode control signal C were changed (i.e., so that it was low during a receive mode and high during a transmit mode), the second receiver transistor QTR could be a PMOS transistor and the third receiver transistor QJR could be an NMOS transistor. Also, , both could be made into PMOS or NMOS, so long as one received an inverse signal from the other. It is important, however, that during a receive mode, the fourth receiver node N4R. be connected to ground, and during a transmit mode the fourth receiver node N4R be connected to the reference voltage V+.
In alternate embodiments other types of switching devices can be used in place of the second and third receiver transistors Q2R and QSR, as would be understood by one skilled in the art. For example, the second receiver transistor Q2R could be a bipolar transistor, making it a bipolar switch.

The first receiver capacitor C;R is connected between a receiver input node and the first receiver node NJR, and serves to block any incoming DC voltages from the receiver input node NR-IN, so that ail biases for the receiver transistor QR are local biases. In the embodiment shown in FIG. 6, the first receiver capacitor QR has a value of 6pF.
The second receiver capacitor CJR is connected between a receiver output node NR-OUT and the second receiver node NIR, and serves to block any incoming DC voltages from the receiver output node NR.QUT, so that a'l biases for the receiver transistor QR are local biases. In the embodiment shown in FIG. 6, the second receiver capacitor Caa has a value of 6pF.
In alternate embodiments, the first and second receiver capacitors CIR and C2R could be replaced with different circuit elements to isolate the bias voltages in the receiver amplifier 460.
The first receiver resistor RIR is connected between the first receiver node NIR and the second receiver node NSR, and is configured to provide a feedback signal to bias the base of the first receiver transistor QIR. In the embodiment shown in FIG. 6, the first receiver resistor RVR has a value of 800 Q.
The receiver current source 610 is connected between a reference voltage V" and a third receiver node NSR. It is configured to provide a reference current for the first receiver transistor QIR when the mode control signal C indicates a receive mode, and to be shut off when the mode control signal C indicates a transmit mode. In the embodiment shown in FIG. 6, the receiver current source 610 provides a current of 12 mA.

Hie third receiver capacitor CSR is connected between the reference voltage V4' and the third receiver node NSR in parallel with the receiver current source 610. It is configured to separate the reference voltage V+ from the third receiver node NSR, which forms a virtual ground at high frequencies. In the embodiment shown in FIG. 6, the third receiver capacitor CSR has a value of 20 pF.
The second receiver resistor RIR and the receiver inductor LR, are connected in series between the third receiver node NSR and the second receiver node N?R. The second receiver resistor RIR has its value set to determine the gain of the receiver amplifier 460. The receiver inductor LR is used to enhance the bandwidth of the receiver amplifier 460. In alternate embodiments, the receiver inductor LR could be eliminated. In the embodiment shown in FIG. 6, the second receiver resistor R2R has a value of 50 Q and the receiver inductor LR has a value of 5 nH.
In the embodiment of FIG. 6, the parameters of the circuitry in receiver amplifier 460 are chosen to provide a desired operational input impedance, e.g., 50 Q during the receive mode, and a desired isolation input impedance, e.g., approaching the impedance of an open circuit, during the transmit mode.
Alternate embodiments could use different mode control signals. For example, an alternate mode control signal C could be low to indicate a receive mode and high to indicate a transmit mode. Also, multiple mode control signals could be used in place of a single mode control signal C to control operation of the various elements that operate differently is each mode.
In operation, negative feedback from the first receiver resistor RIR will tend to decrease the input impedance of the receiver amplifier 460. In the embodiment of

FIG. 6, the value of the first receiver resistor R!R is chosen such that the operational input impedance of the first receiver transistor Q]R achieves a desired value, e.g., about 50 ohms, when the first receiver transistor QtR is on.
During a receive mode (i.e., when the mode control signal C is high in the embodiment of FIGs. 4 to 6), the receiver current source 610 will generate a reference current, the second receiver transistor Q2R will be conductive, and the third receiver transistor QJR will be non-conductive. This will connect the fourth receiver node N4R to ground and will pass the reference current across the first receiver transistor QIR, which will turn on the first receiver transistor QIR and cause the circuitry in the receiver amplifier 460 to operate as an amplifier.
In this case, a receiver input voltage VR.IN is provided at the receiver input node NR.IN- This receiver input voltage VR.IN is then amplified by the receiver amplifier 460 according to generally understood amplifier principles to produce the receiver output voltage VR-QUT, which is provided at the receiver output node NR-QUT-
During a transmit mode (i.e., when the mode control signal C is low in the embodiment of FIGs. 4 to 6), the receiver current source 610 will be shut off, the second receiver transistor Q2R will be non-conductive, and the third receiver transistor QSR will be conductive. This will connect the fourth receiver node N4R to the reference voltage V* and will result in no current passing through the first receiver transistor QIR. As a result, first receiver transistor QtR will be back biased and turned off, causing the receiver amplifier 460 to be shut off and have an extremely high input impedance, approaching that of an open circuit.
By employing a transmitter amplifier 440 that has an operational transmitter output impedance during a transmit mode, but has a comparatively high isolation

transmitter output impedance during a receive mode, the transceiver 100 allows the transmitter portion 430 to function properly during the transmit mode, but not interfere with the receiver portion 450 during a receive mode. Similarly, by employing a receiver amplifier 460 that has an operational receiver output impedance during a receive mode, but has a comparatively high isolation receiver output impedance during a transmit mode, the transceiver 100 allows the receiver portion 450 to function properly during the receive mode, but not interfere with the transmitter portion 430 during a transmit mode.
Furthermore, by using the second and third receiver transistors C^R and Qj^ to connect the fourth receiver node N4R to ground and the reference voltage V*, respectively, the receiver amplifier 460 of FIG. 6 can quickly switch from its operational receiver input impedance to its isolation receiver input impedance and vice versa. The emitter of the first receiver transistor Qm is quickly moved between ground and the reference voltage as the mode changes.
Although the disclosed embodiment shows that the isolation receiver input impedance is set to approach an open circuit and the operational receiver input impedance is set at about 50 fj, these values can be altered as needed. For example, in one set of embodiments, the operational receiver input impedance can be set between 30 Q and 75 Q.
However, the isolation receiver input impedance of the receiver amplifier 460 should remain sufficiently large as compared to the operational transmitter output impedance of the transmitter amplifier 440, such that interference from the receiver portion 450 at the transmitter portion 430 during a transmit mode will be minima!.

In certain embodiments, the isolation receiver input impedance will be at least two orders of magnitude greater than the operational transmitter output impedance. Thus, in the embodiment shown in FIG. 6, the isolation output impedance should be at least 300 Q. However, alternate embodiments with varying limitations on the transmitter operation could have a lower ratio of isolation receiver input impedance to operational transmitter output impedance if the values met system operation requirements.
Although one embodiment is described above with reference to FIG. 6, and specific values are given for circuit elements, these are provided by way of example only and should not be considered in any way limiting. Alternate embodiments can modify the values of these elements as desired to alter the operation of the receiver amplifier 460.
Although the disclosure shows by way of example a circuit and method for connecting a transmitter circuit and a receiver circuit to a common antenna, the system and method described above is applicable to any situation in which two separate circuit elements share a common signal path. This could be, for example, an input line, an output line, a data bus, or an element internal to a device or integrated circuit. This disclosure should not be considered limited to transceivers and switching between a transmitter and a receiver.
This disclosure is intended to explain how to fashion and use various embodiments in accordance with the invention rather than to limit the true, intended, and fair scope and spirit thereof. The foregoing description is not intended to be exhaustive or to limit the invention to the precise form disclosed. Modifications or variations are possible in light of the above teachings. The embodiments) was chosen



WE CLAIM:
1. A transceiver (400) for use in a wireless device, comprising:
an antenna (110);
a transmitter circuit (145) configured to generate a wireless signal for transmission;
a transmitter amplifier (440) connected between the antenna (110) and the transmitter circuit (145), the transmitter amplifier (440) configured to have an operational transmitter output impedance when the transceiver (400) is in a transmit mode and an isolation transmitter output impedance when the transceiver (400) is in a receive mode;
a receiver circuit (165) configured to receive and process a wireless signal received at the antenna (110);
a receiver amplifier (460) connected between the antenna (110) and the receiver circuit (165), the receiver amplifier (460) configured to have an operational receiver input impedance when the transceiver (400) is in a receive mode and an isolation receiver input impedance when the transceiver (400) is in a transmit mode,
wherein the isolation transmitter output impedance is greater than the operational receiver input impedance, and
wherein the isolation receiver input impedance is greater than the operational transmitter output impedance.
2. A transceiver (400) for use in wireless device, as claimed in claim 1, wherein the isolation transmitter output impedance is at least one hundred times the operational receiver input impedance.
3. A transceiver (400) for use in a wireless device, as claimed in claim 1 wherein the operational receiver input impedance is between 30 ohms and 75 ohms.
4. A transceiver (400) for use in a wireless device, as claimed in claim 1, wherein the isolation receiver input impedance is at least one hundred times the operational transmitter output impedance.
5. A transceiver (400) for use in a wireless device, as claimed in claim 1, wherein the operational transmitter output impedance is between 1 ohm and 10 ohms.
6. A transceiver (400) for use in a wireless device, as claimed in claim 1, wherein the receiver amplifier (460) comprises:
a first transistor (Q1r) having a control terminal connected to a first node (N1r), a first terminal connected to a second node (N2R, and a second terminal connected to a third node (N4R);
a current source (610)for providing a reference current to the first transistor
(Q1r);
a first resistor (Reconnected between the second node (N2r) and the first node (N1r) for providing a bias voltage to the control terminal;
a second resistor (R2r) connected between the second node (N2R) and a first reference voltage (V+);
a first switch (Q2R)connected between the third terminal (N4R) and ground; and
a second switch (Q3R)connected between the third terminal (N4r) and a second reference voltage(V+),
wherein the current source (610) is turned on when a control signal (C) has a first value and is turned off when the control signal (C) has a second value
wherein the first switch(Q2R) is closed when the control signal (C) has the first value and is open when the control signal (C) has the second value, and
wherein the second switch (Q3R) is open when the control signal (C) has the first value and is closed when the control signal (C) has the second value.
7. A transceiver (400) for use in a wireless device, as claimed in claim 6, wherein the first and the second reference voltages (V+) are the same.
8. A transceiver (400) for use in a wireless device, as claimed in claim 6, comprising:
a first capacitor (C1R)between the first node (N1r) and an input node (N r-in); and a second capacitor (C2R)between the second node (N1r) and an output node
(N r-out)-
9. A transceiver (400) for use in a wireless device, as claimed in claim 6, wherein the first switch (Q2R)comprises a second transistor (Q2r), and wherein the second switch (Q3R)comprises a third transistor (Q3r).
10. A transceiver (400) for use in a wireless device, as claimed in claim 6, comprising an inductor connected in series with the second resistor between the second node and the reference current.
11. A transceiver (400) for use in a wireless device, as recited in claim 1, wherein the transmitter amplifier (440) comprises:
a driver transistor (Q1T)having a driver control terminal connected to a first node (N1t), a first driver terminal connected to a second node (N2T), and a second driver terminal connected to ground;
an amplifier transistor (Q2T)having an amplifier control terminal connected to the second node (N2t), a first amplifier terminal connected to a first reference voltage (V+), and a second amplifier terminal connected to a third node (N3t);
a first resistor (Rit) connected between a bias voltage (VB) and the first node (N1t);
a second resistor (Reconnected between the second node (N2T)and a third reference voltage (V+);
a third resistor (R3T)connected between the third node (N3T)and a third reference voltage (V+), the third resistor (R3T) having a value greater than 1000 ohms; and
a current source (510) for providing a reference current to the second transistor,
wherein the current source (510) is turned on when a control signal (C)has a first value and is turned off when the control signal (C) has a second value.
12. A transceiver (400) for use in a wireless device, as claimed in claim 11, comprising:
a first capacitor (Cu) between the first node (Nit) and an input node (NT-in); and a second capacitor (C2T) between the second node (N2t) and an output node (Nt-out).
13. A transceiver (400) for use in a wireless device, as claimed in claim 1, wherein the wireless device is an ultrawide bandwidth device.
14. A transceiver amplifier (440), comprising:
a first transistor (Q1r) having a control terminal connected to a first node (N1r) , a
first terminal connected to a second node (N2r), and a second terminal
connected to a third node (N4R); a current source (610) for providing a reference current to the first transistor (Q1r); a first resistor (R1r) connected between the second node (N2r) and the first node
(N1r) for providing a bias voltage to the control terminal; a second resistor (R2r) connected between the second node (N2r) and a reference
voltage (V+); a first switch (Q2r) connected between the third terminal (N4r) and ground; and a second switch (Q3R) connected between the third terminal (N4R) and the
reference voltage (V+); wherein the current source (610) is turned on when a control signal has a first
value and is turned off when the control signal has a second value, wherein the first switch (Q2r) is closed when the control signal has the first value
and is open when the control signal has the second value, and wherein the second switch (Q3R) is open when the control signal has the first value
and is closed when the control signal has the second value.
15 A transceiver amplifier (440), as claimed in claim 14, wherein the first
transistor (Q1r) is a bipolar transistor, the control terminal is a base terminal of the bipolar transistor, the first terminal is a collector for the bipolar transistor, and the second terminal is an emitter for the bipolar transistor.
16. A transceiver amplifier (440), as claimed in claim 14, wherein the first switch (Q2R) comprises a second transistor, and wherein the second switch (Q1r) comprises a third transistor.
17. A transceiver amplifier (440), as claimed in claim 14, further comprising an inductor (LR) connected in series with the second resistor (R2R) between the second node and the reference current (V+).
18. A transceiver amplifier (440), as claimed in claim 14, wherein the current source (610) is connected between the second resistor and the reference voltage.
19. A transceiver amplifier (440), as claimed in claim 14,
wherein the first value is one of a high signal value and a low signal value, wherein the second value is one of the high signal value and the low signal
value and wherein the first value and the second value are different.
20. A transceiver amplifier (440), as claimed in claim 14, further comprising: a first capacitor (C1r) between the first node (N1r) and an input node (Nr-In); and a second capacitor (C2r) between the second node (N2r) and an output node (NR-out)-

Documents:

6297-delnp-2006- abstract.pdf

6297-delnp-2006- claims.pdf

6297-delnp-2006- description (complete).pdf

6297-delnp-2006- drawings.pdf

6297-delnp-2006- form-1.pdf

6297-delnp-2006- form-18.pdf

6297-delnp-2006- form-2.pdf

6297-delnp-2006- form-26.pdf

6297-delnp-2006- form-5.pdf

6297-DELNP-2006-Claims-(28-02-2011).pdf

6297-DELNP-2006-Correspondence-Others-(28-02-2011).pdf

6297-delnp-2006-correspondence-others.pdf

6297-DELNP-2006-Form-1-(28-02-2011).pdf

6297-DELNP-2006-Form-2-(28-02-2011).pdf

6297-DELNP-2006-Form-3-(28-02-2011).pdf

6297-delnp-2006-form-3.pdf

6297-DELNP-2006-GPA-(28-02-2011).pdf


Patent Number 257314
Indian Patent Application Number 6297/DELNP/2006
PG Journal Number 39/2013
Publication Date 27-Sep-2013
Grant Date 23-Sep-2013
Date of Filing 26-Oct-2006
Name of Patentee FRESCALE SEMICONDUCTOR, INC
Applicant Address 6501 WILLIAM CANNON DRIVE WEST, AUSTIN, TEXAS 78735 USA
Inventors:
# Inventor's Name Inventor's Address
1 HI-DALGO, FERNANDO, N 8133 LEESBURG PIKE, SUITE 700, VIENNA, VA 22182, USA
2 HUYNH, PHUONG, T 8133 LEESBURG PIKE, SUITE 700, VIENNA, VA 22182, USA
3 MCCORKLE, JOHN, W 8133 LEESBURG PIKE, SUITE 700, VIENNA, VA 22182, USA
PCT International Classification Number H04B 1/44
PCT International Application Number PCT/US2005/008174
PCT International Filing date 2005-03-11
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 10/834024 2004-04-29 U.S.A.