Title of Invention

INSULATED GATE BIPOLAR TRANSISTOR

Abstract In an insulated gate bipolar transistor, an improved safe operating area capability is achieved according to the invention by a two-fold base region comprising a first base region (81), which is disposed in the channel region (7) so that it encompasses the one or more source regions (6), but does not adjoin the second main surface underneath the gate oxide layer (41), and a second base region (82) is disposed in the semiconductor substrate (2) underneath the base contact area (821) so that it partially overlaps with the channel region (7) and with the first base region (81).
Full Text

New IGBT cathode design with improved safe operating area capability
DESCRIPTION
Technical Field
The invention relates to the field of semiconductor devices. It relates in particular to an insulated gate bipolar transistor as described in the preamble of claim 1.
Prior Art
To achieve improved safe operating area (SOA) capability in insulated gate bipolar transistors (IGBTs), a deep, highly doped p+ base region is often introduced for an increased latch-up current during device turn-off. "Deep" in this context refers to the fact that a first depth of the highly doped p+ base region is bigger than a second depth of a channel region of the IGBT. The deep p+ base region performs the following main tasks during a turn-off of the IGBT:
Firstly, it efficiently collects holes during the turn-off. As a consequence, the number of holes that enter a drift re-


gion of the IGBT via a channel of the IGBT is minimized. Early parasitic thyristor latch-up is thus prevented.
Secondly, by extending the p+ base region laterally, it protects n+ source regions of the IGBT by minimising a resistance under those regions and by reducing an injection of electrons from the n+ sources- This will also reduce any parasitic thyristor latch-up effects.
To add the deep p+-well, an additional process mask is used. Accurate alignment of the deep p+ well relative to the n+ source regions and thus of the additional process mask is crucial for achieving the aspects described above.
To overcome this problem, shallow p+-regions have been introduced. While those can be diffused through the same mask as the n+ source regions, thus eliminating alignment problems, SOA capability of the resulting IGBTs is reduced at high voltages.
In US 5023191 a method for manufacturing an IGBT structure with two partially overlapping p+ base regions, both of which are to extend underneath the n+ source regions, i.e. to be brought close to a channel side edge of said n* source regions .
Description of the Invention
It is an object of the invention to provide an insulated gate semiconductor device of the type mentioned initially that overcomes the deficiencies mentioned above.
This object is achieved by an insulated gate semiconductor device according to claim 1.

In an insulated gate semiconductor device according to the in vention, a first base region of first conductivity type is disposed in a channel region of first conductivity type formed in a semiconductor substrate, so that said first base region encompasses the IGBT source regions, but does not adjoin a top surface underneath the gate insulation film. In addition, a second base region of first conductivity type is disposed in the semiconductor substrate underneath a base contact area, said base contact area being delimited by one or more source regions, so that the second base region partially overlaps the channel region and the first base region.
By laterally confining the second base region to a region underneath the base contact area, the location of the highest electric field during turn-off is shifted away from a periphery of the channel region to a region under the base contact area, A fraction of avalanche generated holes that enter the cell via the channel is therefore decreased, and early latch-up is thus prevented-
Further advantageous realizations can be found in the dependent claims.
Brief Explanation of the Figures
The invention will be explained in more detail in the following text with reference to exemplary realizations and in conjunction with the figures, in which:
Fig. 1 shows -a cross section of an IGBT according to the invention,
Fig. 2a shows a cross section along line A-B through the IGBT from Fig. 1 in a first configuration,

Fig. 2b shows a cross section along line A-B through the IGBT from Pig. 1 in a second configuration,
Fig- 3 shows a cross section of another preferred embodiment of an IGBT according to the invention,
Fig* 4 shows schematic of a protection scheme of the IGBTs from Figs. 1 and 3,
Fig* 5 shows a cross section of another preferred embodiment of an IGBT according to the invention-
Fig* 6 shows schematic of the protection scheme of the IGBT from Fig- 5.
The reference signs used in the figures are explained in the list of reference signs. In principle, identical reference symbols are used to denote identical parts.
Approaches to Realization of the Invention
Fig. 1 shows a cross section of an IGBT according to the invention. A bottom metallization layer 1 is disposed on a bottom surface of a silicon semiconductor substrate 2. A p doped emitter layer 21 is disposed in the semiconductor substrate 2 and adjoins the bottom surface* Adjoining the emitter layer 21 is an n doped drift region 22. A gate oxide film 41 with a contact opening is disposed on the top surface of the semiconductor substrate 2. A polysilicon gate electrode 5 is formed on top of the gate oxide film 41 and covered by a silicon oxide insula-tion layer 42. A p doped channel region 7 is disposed in the drift region 22 and adjoins the top surface underneath the contact opening and underneath part of the gate oxide film 41. Disposed in the channel region 7 are one or more n+ doped source regions 6 which delimit a base contact area 821. A top metallization layer 9 covers the oxide insulation layer 42 and

the contact opening. In an on-state of the IGBT, an electrically conducting channel is formed underneath the gate oxide film 41 between the one or more source regions 6 and the drift region 22.
A first p+ doped base region 81 is disposed in the channel re-gion 7 so that it encloses the one or more source regions 6, but does not adjoin the top surface underneath the gate oxide film 41. In other words, the one or more source regions 6, the first base region 81 and the channel region 7 form at least one common boundary line on the top surface of the semiconductor substrate 2.
A second p+ doped base region 82 is disposed in the semiconductor substrate underneath the base contact region. This' second base region 82 is narrower and deeper than the first base region 81, so that the first and the second base regions partially overlap one another.
Laterally confining the second base region 82 to a region underneath the base contact area 821 ensures that an avalanche point, i.e. a location of the highest electric field during turn-off, on a first p-n-junction between the channel region 7 and the drift region 22. is more concentrated away from, a periphery of channel region 7, resulting in most of the avalanche generated holes not entering the cell via the channel, which would cause early latch-up. As shown in Fig 1 base region 82 laterally does not extend or overlaps the two source regions 6
in a preferred embodiment of the invention, a depth de2 of the second base region 82 exceeds a depth dc of the channel region 7 by at least a factor of 1.5, i.e. da2 > 1.5 dc. As a consequence, a radius of curvature rb2z of a second p-n-junction between the second base region 82 and the drift region 22 is smaller than a radius of curvature rc of the first p-n-junction between the channel region 7 and the drift region 22. As a con-

sequence, the avalanche point is shifted even further away from -the periphery of channel region 7.
In another preferred embodiment of the IGBT according to ■ the invention, a doping concentration pbi of the first base region 81 and a doping concentration Pb2 of the second base region 82 are at least 5 times higher than a doping concentration pc of the channel region 7r i.e. pa1 > 5.0 pc1, PBZ > 5.0 pc. The larger doping concentration PB1 of the first base region 81 will provide a much higher rate of hole collection at a centre of the IGBT underneath the base contact area 821 and away from a critical exposed point of the one or more source regions 6 near the edge of the contact opening. The rest of the one or more source regions 6 is protected by the first base region 81. Furthermore, due to the higher doping concentration pBi of the first base region 81, a higher hole drain at the centre of the IGBT and the smaller radius of curvature rB2 will result in a much larger peak field. Hence the main dynamic avalanche point occurs near a periphery of the first base region 81 under the base contact area 821 and away from the critical curvature of the first p-n-junction between the channel region 7 and the drift region 22.
Fig. 2a shows a cross section along line A-B through the IGBT from Fig, 1 in a first configuration with an essentially circular layout of the p doped channel region 7, the first p+ doped base region 81, the second p+ doped base region 82 and an annular source region 6.
Fig. 2b shows a cross section along line A-B through the IGBT from Fig. 1 in a second configuration in which the p doped channel region 7, the first p+ doped base region 81 and the second p* doped base region 82 r and the two source regions 6 are strip shaped.
Fig. 3 shows a cross section of another preferred embodiment of an IGBT according to the invention. A field oxide layer 43 is
27.03.2006

disposed on top of the gate oxide layer 41 at a distance d from the edge of the contact opening. This results in a second avalanche region near an edge of the field oxide layer 43, which in turn.reduces an.amount of avalanche generated carriers in a neighbourhood of the channel region 7. The smaller the distance d from the edge of the field oxide layer 43 to the contact opening, the higher the avalanche level at the edge of the field oxide layer 43£ thus providing increased latch-up current. However, if the distance d becomes too small, this will impact the on-state losses and breakdown voltages. Preferably, values for the distance from the field oxide edge to the contact opening range from 8-10 µ m. Values in that range have no major impact on other device parameters.
The IGBT embodiments described above have one protection scheme for increased latch up current of a parasitic thyristor as shown in Fig. 4. The protection from cell latch-up is enhanced with the added two p+1 regions 81, 82 in terms of:
a) avalanche peak cell centre positioning,
b) enhanced hole collection at the cell, and
c) n+ source protection.
All three are incorporated in one design with no critical mask alignment issues.
Fig. 5 shows a cross section of another preferred embodiment of an IGBT according to the invention. An n-doped protection region 221 is disposed near an edge of the channel region 7 in the drift region underneath the gate oxide layer 41, so that it adjoins both the channel region 7 and the top surface of the semiconductor substrate 2. This IGBT has two protection schemes for increased latch up current of a parasitic thyristor as shown in Fig. 6. With the embodiment shown in Fig. 6 the cell latch up is improved using the p4 regions 81, 82 plus the n-doped region 221 at the cell edge. This added n-region 221 acts as a hole barrier and will further reduce the number of holes

entering the cell at the channel edge where the latch-up is more likely to occur. Therefore forcing holes to enter from the cell central position.

List of Reference Signs
1 Bottom metallization layer
2 Semiconductor substrate

21 Emitter layer
22 Drift region
221 Protection region
41 Gate oxide film, gate insulation film
42 Insulation layer
43 Field oxide layer, gate insulation film

5 Polysilicon gate, gate electrode
6 Source region
7 Channel region
81 First base region
82 Second base region
821 Base contact area
9 Top metallization layer


NEW PA TENT CLAIMS
l.An insulated gate bipolar transistor, comprising
- a semiconductor substrate (2) having a top and a bottom
surface/ a gate insulation film (41) formed on the top
surface, said gate insulation film (41) comprising at
least one contact opening,
- said semiconductor substrate (2) comprising
• an emitter layer (21) of first conductivity type adjoining said bottom surface,
• a drift region (22) of second conductivity type adjoining said emitter layer (21) ,
• a channel region (7) of first conductivity type with a doping concentration pc formed in the drift region (22) underneath the contact opening and underneath part of the gate insulation film (41),
• one or more source regions (6) of second conductivity type disposed in the channel region
(7) and delimiting a base contact area (821);
- a gate electrode (5) formed on the gate insulation film
(41),
- a bottom metallization layer (1) formed on the bottom surface,
- a top metallization layer (9) covering the contact opening and being contacted by one or more source regions (6),
characterized in that
- a first base region (81) of first conductivity type with
a doping concentration pai is disposed in the channel region (7) so that it encompasses the one or more source regions (6), in that
- at least one common boundary line on the top surface is
formed by the first base region (81), the one or more
source regions (6) and the channel region (7) on the top
surface, in that

- the doping concentration PBI of the first base region (81) is higher than the doping concentration pc of the channel region (7), in that
- a second base region (82) with a doping concentration Paz of first conductivity type is confined in the semiconductor substrate (2) to a region underneath the base contact area (821) so that it partially overlaps with the channel region (7) and with the first base region (81), and in that
- the doping concentration psi of the second base region (82) is higher than the doping concentration pc of the channel region (7).

2. The insulated gate bipolar transistor as claimed in claim 1, wherein a depth db of the second base region (82) exceeds a depth dc of the channel region (7) by at least a factor of 1.5, i.e. ds2 > 1-5 3. The insulated gate bipolar transistor as claimed in claim 1 or 2, characterized in that a doping concentration pan of the first base region (81) and a doping concentration Psz of the second base region (82) are at least 5 times higher than a doping concentration pt of the channel region (7), i.e. psi > 5.0 pc/ PB2 > 5.0 pc.
4. The insulated gate bipolar transistor as claimed in one of the previous claims, characterized in that at least one protection region (221) of second doping type is disposed in the drift region underneath the gate oxide layer (41), said at least one protection region (221) adjoining both the channel region (7) and the top surface of the semiconductor substrate (2).

5. The insulated gate bipolar transistor as claimed in one or the previous claims/ characterized in that a thickness of the gate insulation film (41, 43) increases at a distance 1 from the contact opening.


Documents:

1723-CHENP-2006 FORM-1 09-09-2011.pdf

1723-CHENP-2006 FORM-3 09-09-2011.pdf

1723-CHENP-2006 AMENDED CLAIMS 09-09-2011.pdf

1723-CHENP-2006 AMENDED PAGES OF SPECIFICATION 09-09-2011.pdf

1723-CHENP-2006 CORRESPONDENCE OTHERS 04-06-2012.pdf

1723-CHENP-2006 CORRESPONDENCE OTHERS 05-07-2011.pdf

1723-CHENP-2006 EXAMINATION REPORT REPLY RECEIVED 09-09-2011.pdf

1723-CHENP-2006 OTHER PATENT DOCUMENT 09-09-2011.pdf

1723-CHENP-2006 AMENDED CLAIMS 24-04-2012.pdf

1723-CHENP-2006 CORRESPONDENCE OTHERS 24-04-2012.pdf

1723-CHENP-2006 FORM-3 24-04-2012.pdf

1723-chenp-2006-abstract.pdf

1723-chenp-2006-claims.pdf

1723-chenp-2006-correspondnece-others.pdf

1723-chenp-2006-description(complete).pdf

1723-chenp-2006-drawings.pdf

1723-chenp-2006-form 1.pdf

1723-chenp-2006-form 3.pdf

1723-chenp-2006-form 5.pdf

1723-chenp-2006-pct.pdf


Patent Number 253809
Indian Patent Application Number 1723/CHENP/2006
PG Journal Number 35/2012
Publication Date 31-Aug-2012
Grant Date 27-Aug-2012
Date of Filing 17-May-2006
Name of Patentee ABB TECHNOLOGY AG
Applicant Address Affolternstrasse 44, CH-8050 Zurich
Inventors:
# Inventor's Name Inventor's Address
1 RAHIMO, Munaf Bachweg 10, CH-5619 Uezwil
2 LINDER, Stefan Stockliackerweg 6, CH-4800 Zofingen
PCT International Classification Number H01L29/10,29/739
PCT International Application Number PCT/CH2004/000691
PCT International Filing date 2004-11-16
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 03405816.4 2003-11-17 EUROPEAN UNION