Title of Invention

METHOD AND APPARATUS FOR CONTROLLING REFRESH IN VOLATILE MEMORIES

Abstract A memory system for controlling memory refresh is provided. An embodiment of the memory system includes a memory configured to operate in a self-refresh mode and an autorefresh mode, the memory having a plurality of memory locations, and a memory controller configured to access a first one of the memory locations while a second one of the memory locations is being refreshed in the auto-refresh mode. Another embodiment of the memory system includes a memory that can communicate its self refresh address to the memory controller. A further embodiment includes a memory controller that can communicate an auto-refresh address to a memory.
Full Text FORM 2
THE PATENTS ACT, 1970
(39 of 1970)
&
THE PATENTS RULES, 2003
COMPLETE SPECIFICATION
(See section 10, rule 13)
“METHOD AND APPARATUS FOR CONTROLLING REFRESH IN VOLATILE MEMORIES"
QUALCOMM INCORPORATED,
an American company of 5775 Morehouse Drive , San Diego, California 92121-1714, United States of America
The following specification particularly describes the invention and the manner in which it is to be performed.

WO 2005/114672

PCT/US2005/017810

METHOD AND SYSTEM FOR CONTROLLING REFRESH IN VOLATILE
MEMORIES
BACKGROUND
RELATED APPLICATIONS
[0000] This application claims priority to U.S. Provisional Serial No.
60/573,490, filed May 21,2004.
FIELD
[0001] The present disclosure relates generally to memory devices, and more
specifically, to methods and systems for controlling refresh in dynamic volatile
memories.
BACKGROUND
[0002] Dynamic volatile memory is a storage medium that is commonly
structured as a number of arrays (or banks). Each bank is further arranged as a matrix of "memory cells" in rows and columns, with each column being further divided by the input/output (I/O) width of the memory. Locations within the memory are uniquely specified by bank, row and column. A memory controller may be used to retrieve data from the memory by indicating the data's bank, row and column location.
[0003] In the case of dynamic volatile memories (volatile memories), each cell
must be refreshed, or re-energized, periodically in order to maintain data integrity. The cells have to be refreshed because they discharge over time. Refresh is the process of recharging, or re-energizing, the cells in memory. Cells are generally refreshed one row at a time. A number of methods currently exist that are designed to refresh volatile memories. Some, if not all, of these methods incur high cost in performance and/or power. For example, there are a number common methods or techniques that are generally used to control the refresh of volatile memories in modern digital systems. One method, typically known as self-refresh, relies on the memory to control timing of the refresh operations to be performed on the desired rows and banks; the other method, typically known as auto-refresh, relies on a memory controller to control timing of the refresh operations to be performed on the desired rows and banks. With these two

WO 2005/114672 3 PCT/US2005/017810
methods, however, the memory controller and the memory do not have any means to convey to each other the information relating to the row and bank to be refreshed.
[0004] Under the self-refresh method, the memory utilizes its own internal
refresh clock and the refresh address stored in an internal refresh address register to control refresh operations. During periods when data is not being written to or retrieved from the memory (idle states), the memory controller may place the memory in the self-refresh mode. In the self-refresh mode, the memory uses its own internal refresh mechanism to refresh the row(s) of memory and control the internal refresh address register. The self-refresh mode is good for saving power during idle states since the self-refresh mode uses a relatively small amount of power. Due to the small amount of power needed, this method is commonly used for low power applications. However, this method is inefficient during active cycles, because access to the memory is shut down completely (i.e., all rows closed) for a refresh cycle to be performed.
[0005] The auto-refresh method is typically employed during active use of the
memory. In auto-refresh mode, the memory controller provides an auto-refresh command that is to be used by the memory to perform the refresh operations. The memory uses the refresh address in its internal refresh address register to determine which row/bank to perform the refresh cycle and cycle through the relevant rows based on the auto-refresh command provided by the memory controller. Similarly, when the memory enters the auto-refresh state, all banks have to be closed to access by the memory controller because the memory controller has no knowledge as to which bank is going to be refreshed by the memory.
[0006] Hence, it would be desirable to provide more efficient methods and
systems for refreshing volatile memories, which are capable of achieving higher performance while mamtaining a low power budget.
SUMMARY
[0007] In one embodiment, a memory system includes a memory configured to
operate in a self-refresh mode and an auto-refresh mode, the memory having a plurality of memory locations, and a memory controller configured to access a first one of the memory locations while a second one of the memory locations is being refreshed in the auto-refresh mode.

WO 2005/114672 24 PCT/US2005/017810
[0008] In one aspect, a method of refreshing memory having a self-refresh mode
and an auto-refresh mode is provided, the memory having a plurality of memory locations, the method comprising providing a memory controller with access to a first one of the memory locations in the memory while a second one of the memory locations is being refreshed while operating in the auto-refresh mode.
[0009] In another embodiment, a memory configured to operate in a self-refresh
mode and an auto-refresh mode includes a plurality of memory banks being configured such that a first one of the memory banks is accessible to an external device while one or more of a plurality of memory locations in a second one of the memory banks are being refreshed in the auto-refresh mode.
[0010] In yet another embodiment, a memory controller configured to control a
memory having a plurality of memory banks in an auto-refresh mode and a self-refresh mode is provided, the memory controller comprising an address queue configured to store memory addresses for accessing the memory, and refresh address logic configured to receive from the address queue a memory address to a first one of the memory banks, and a refresh address to a second one of the memory banks, the refresh address logic being further configured to provide the memory address from the address queue to the memory in the auto-refresh mode if the first one of the memory banks is different from the second one of the memory banks.
[0011] It is understood that other embodiments of the present invention will
become readily apparent to those skilled in the art from the following detailed description, wherein various embodiments of the invention are shown and described by way of illustration. As will be realized, the invention is capable of other and different embodiments and its several details are capable of modification in various other respects, all without departing from the spirit and scope of the present invention. Accordingly, the drawings and detailed description are to be regarded as illustrative in nature and not as restrictive.
BRIEF DESCRIPTION OF THE DRAWINGS

WO 2005/114672 5 PCT/US2005/017810
[0012] Aspects of the present invention are illustrated by way of example, and
not by way of limitation, in the accompanying drawings, wherein:
[0013] FIG. 1 is a simplified schematic diagram illustrating one embodiment of
a volatile memory with a memory controller;
[0014] FIG. 2 is a simplified schematic diagram illustrating the contents of a
register of a volatile memory;
[0015] FIGs. 3A and 3B are simplified schematic diagrams respectively further
illustrating embodiments of the volatile memory and the memory controller as shown in FIG. 1;
[0016] FIG. 4 is a simplified schematic diagram illustrating another embodiment
of a volatile memory with a memory controller; and
[0017] FIGs. 5A and SB are simplified schematic diagrams respectively further
illustrating embodiments of the volatile memory and the memory controller as shown in FIG. 4.
DETAILED DESCRIPTION
[0018] The detailed description set forth below in connection with the appended
drawings is intended as a description of various embodiments of the present invention and is not intended to represent the only embodiments in which the present invention may be practiced. The detailed description includes specific details for the purpose of providing a thorough understanding of the present invention. However, it will be apparent to those skilled in the art that the present invention may be practiced without these specific details. In some instances, well-known structures and components are shown in block diagram form in order to avoid obscuring the concepts of the present invention.
[0019] FIG. 1 illustrates one embodiment of a volatile memory 10 with a
memory controller 16. The volatile memory 10 can be, for example, a DRAM (dynamic random access memory), a SDRAM (synchronous DRAM), and various other types of DRAM, etc. The volatile memory 10 may further include a number of memory banks 18, an internal refresh address register 12 and a readable register 14. The internal

WO 2005/114672 6 PCT/US2005/017810
refresh address register 12 is used to store the refresh address (i.e., the row address 12a and the bank address 12b) of the target location that is to be refreshed within the memory banks 18. The readable register 14 is accessible to the memory controller 16 and can be any type of register including, for example, a mode register, an extended mode register or a separate register configured to store the refresh address. The mode register and the extended mode register are programmable and are used to store operational information relating to the volatile memory 10, such as, input/output drive strength, CAS (column address strobe) latency settings, burst length settings, etc. Such operational information is used by the memory 10 and the memory controller 16 to effect various functions including, for example, defining operation mode, signaling and data strobing functions and power savings features.
[0020] In one embodiment, the bank address 12b stored in the refresh address
register 12 is retrieved and loaded into the readable register 14 of the memory 10. FIG. 2 illustrates the contents of an extended mode register of the volatile memory 10. As shown in FIG. 2, the bank address 12b is now also stored in the extended mode register 14. By adding the bank address 12b of the refresh address register 12 to the readable register 14, the memory controller 16 of the volatile memory 10 can then read the bank address 12b after the power up sequence and each time the memory 10 comes out of self-refresh. By knowing the bank address 12b that the refresh address register 12 is pointing to, the memory controller 16 only has to precharge the targeted location or bank in the memory banks 18 based on the bank address 12b for auto-refresh, as opposed to all the memory banks 18 in the memory 10. In other words, only one bank as identified by the bank address 12b needs to be closed. Conversely, this means other banks in the memory banks 18 remain available, which allows the memory controller 16 to continue to access these other banks at will while the auto-refresh cycle is being performed on the targeted bank.
[0021] FIGs. 3A and 3B respectively further illustrate embodiments of the
volatile memory 10 and the memory controller 16 as shown in FIG. 1. As shown in FIGs. 3A and 3B, the memory controller 16 may include an address queue 30, refresh address logic 32 and a refresh clock 34; and the memory 10 may include a register 36, a refresh address register 38, a multiplexer 40, a RAS (row address strobe) generator 42, a refresh clock 44 and a number of memory banks 18.

WO 2005/114672 PCT/US2005/017810
7
[0022] The memory 10 and the memory controller 16 interact with each other as
follows. The address queue 30 is used to store a number of addresses that are to be used to access the memory banks 18. The refresh address logic 32 controls the sequence of addresses from the address queue 30 that are used to access the memory 10. For each address used to access the memory, the refresh address logic 32 also generates a RAS 54 to open a new row or page in the memory 10 (if required), and a CAS (column address strobe) to access the column indicated by the address.
[0023] In the situation where the memory controller 16 wishes to direct the
memory 10 to go into self-refresh mode, the memory controller 16 provides the appropriate signal to the memory 10 via the auto/self refresh mode signal 46. Upon receiving the auto/self refresh mode signal 46 indicating that the self-refresh mode is to be initiated, the multiplexer 40 selects the signal from the refresh clock 44 as the refresh command and uses it to control the refresh address register 38 and drive the RAS generator 42. During each refresh cycle, the address stored in the refresh address register 38 is then used to refresh the corresponding memory location in the memory banks 18 (via an RAS from the RAS generator 42), and the address is also provided to the register 36 for storage. As a result, the last refreshed memory location is therefore accessible to me memory controller 16 via the register 36 when the memory 10 comes out of the self-refresh mode.
[0024] An auto/refresh mode signal 46 may be used by the memory controller
16 to bring the memory 10 out of the self-refresh mode and into the auto-refresh mode. In the auto-refresh mode, the memory controller 16 uses its own refresh clock 34 to provide the auto-refresh command 48. Upon receiving the auto/self refresh mode signal 46 indicating that the auto-refresh mode is to be initiated, the multiplexer 40 selects the auto-refresh command 48 provided by the memory controller 16 to control the refresh address register 38 and drive the RAS generator 42. During each refresh cycle, the address stored in the refresh address register 38 is then used to refresh the corresponding memory location in the memory banks 18, and the address is also provided to the register 36 for storage.
[0025] The address of the memory location being refreshed is provided to the
memory controller 16 via the register 36 in the memory 10. The refresh address logic 32 is then able to ensure that an address from the address queue 30 used to access the

WO 2005/114672 8 PCT/US2005/017810
memory 10 does not conflict with the memory location being refreshed. As a result, memory may be accesses concurrently with a refresh operation in auto-refresh mode.
[0026] FIG. 4 illustrates another embodiment of the memory controller and
memory. As shown in FIG. 4, both the row address 12a and the bank address 12b are loaded into the readable register 14 from the refresh address register 12. The memory controller 16 then reads the row address 12a and the bank address 12b from the readable register 14. The row address 12a and the bank address 12b are also stored by the memory controller 16 in a storage register 20 associated with the memory controller 16. The purpose of the storage register 20 will be further described below.
[0027] FIGs. 5A and 5B respectively further illustrate embodiments of the
volatile memory 10 and the memory controller 16 as shown in FIG. 4. As shown in FIGs. 5 A and 5B, the memory controller 16 may include an address queue 50, refresh address logic 52, a refresh clock 54 and a storage register 56; and the memory 10 may include a refresh address register 60, first and second multiplexers 58, 62; a RAS generator 64, a refresh clock 66 and a number of memory banks 18.
[0028] The memory 10 and the memory controller 16 interact with each other as
follows. The address queue 50 is used to store a number of addresses that are to be used to access the memory banks 18. The refresh address logic 52 controls the sequence of addresses from the address queue 50 that are used to access the memory 10. For each address used to access the memory, the refresh address logic 32 also generates a RAS 54 to open a new row or page in the memory 10 (if required), and a CAS (column address strobe) to access the column indicated by the address.
[0029] In the situation where the memory controller 16 wishes to direct the
memory 10 to go into self-refresh mode, the memory controller 16 provides the appropriate signal to the memory 10 via the auto/self refresh mode signal 68. Upon issuance of the auto/self refresh mode signal 68 indicating that the self-refresh mode is to be initiated, the memory controller 16 also outputs the address stored in the storage register 56 as the external refresh address 78 to the memory 10. The memory 10 may then load the external refresh address 78 into the refresh address register 60. Upon receiving the auto/self refresh mode signal 68 indicating that the self-refresh mode is to be initiated, the refresh clock 66 is used to provide a refresh command to control the

WO 2005/114672 9 PCT/US2005/017810
refresh address register 60 and drive the RAS generator 64. As a result, during the self-refresh mode, the refresh address register 60 is periodically incremented to provide addresses for memory locations to be refreshed via a first multiplexer 58. In addition, the memory locations specified by the addresses from the refresh address register 60 are refreshed by the RAS from the RAS generator 64 via the second multiplexer 62.
[0030] The memory controller 16 may also direct the memory 10 to enter the
auto-refresh mode via the auto/refresh mode signal 46. In the situation where the memory controller 16 directs the memory 10 to transition from the self-refresh mode to the auto-refresh mode, the address stored in the refresh address register 60 is provided to the storage register 56 in the memory controller 16. At the conclusion of the self-refresh mode, it should be noted that the refresh address register 60 contains the address of the last refreshed memory location in the memory banks 18. By making this address available to the memory controller 16 at the beginning of the auto-refresh mode, the memory controller may direct subsequent refresh operations to be performed on specific memory locations in the auto-refresh mode, as will be further described below.
[0031] With the storage register 56 loaded with the last refreshed memory
location, the memory controller 16 may use its own refresh clock 54 not only to generate the auto-refresh command signal 70, but to control the addresses of the refresh operations. In this particular configuration the auto-refresh command signal 70 generated by the refresh clock 54 is used to increment the storage register 56 to derive the next memory location to be refreshed. The auto-refresh command signal 70 is also provided to the memory 10. The output of the storage register 56 is provided to the memory 10 to control the memory location of the refresh operation. Multiplexers 58,62 in the memory 10 may be used to provide the address from the storage register 56, as well as the auto refresh command signal 70 from the refresh clock 54, to the memory 10.
[0032] In addition, the external refresh address 78 is also provided to the refresh
address logic 52. The refresh address logic 52 is then able to ensure that an address from the address queue 50 used to access the memory 10 does not conflict with the memory location being refreshed. As a result, memory may be accesses concurrently with a refresh operation in auto-refresh mode. Accompanying each address from the address queue is an external RAS and CAS 74,76 to access the memory 10.

WO 2005/114672 PCT/US2005/017810
10
[0033] At the conclusion of the auto-refresh mode, the address stored in the
storage register 56 (representing the last refreshed memory location) maybe loaded into the refresh address register 60 in the memory 10. By making this address available, the memory controller 16 may safely direct the memory 10 to enter into self-refresh mode ensuring that the memory location that would have been refreshed next in the auto refresh mode is refreshed next in the self refresh mode.
[0034] The methods or algorithms described in connection with the
embodiments disclosed herein may be embodied directly in hardware, in a software module executable by a processor, or in a combination of both, in the form of control logic, programming instructions, or other directions. A software module may reside in RAM memory, flash memory, ROM memory, EPROM memory, EEPROM memory, registers, hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art. A storage medium may be coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor.
[0035] The previous description of the disclosed embodiments is provided to
enable any person skilled in the art to make or use the present invention. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit of scope of the invention. Thus, the present invention is not intended to be limited to the embodiments shown herein, but is to be accorded the full scope consistent with the claims, wherein reference to an element in the singular is not intended to mean "one and only one" unless specifically so stated, but rather "one or more". All structural and functional equivalents to the elements of the various embodiments described throughout this disclosure that are known or later come to be known to those of ordinary skill in the art are expressly incorporated herein by reference and are intended to be encompassed by the claims. Moreover, nothing disclosed herein is intended to be dedicated to the public regardless of whether such disclosure is explicitly recited in the claims. No claim element is to be construed under the provisions of 35 U.S.C. §112, sixth paragraph, unless the element is expressly recited using the phrase "means for" or, in the case of a method claim, the element is recited using the phrase "step for."

WO 2005/114672 11 PCT/US2005/017810
CLAIMS
1. A memory system, comprising:
a memory configured to operate in a self-refresh mode and an auto-refresh mode, the memory having a plurality of memory locations; and
a memory controller configured to access a first one of the memory locations while a second one of the memory locations is being refreshed in the auto-refresh mode.
2. The memory system of claim 1 wherein the memory comprises a plurality of memory banks, the first one of the memory locations being located in a first one of the memory banks and the second one of the memory locations being located in a second one of the memory banks.
3. The memory system of claim 1 wherein the memory further comprises a refresh address register configured to sequence through a plurality of memory addresses in the self-refresh mode, each of the memory addresses corresponding to one of the memory locations to be refreshed in the self-refreshed mode, and wherein the memory controller has access to the refresh address register.
4. The memory system of claim 3 wherein the memory further comprises a readable register coupled to the refresh address register, the memory controller having access to the refresh address register through the readable register.
5. The memory system of claim 4 wherein the readable register includes the refresh address register.
6. The memory system of claim 3 wherein the memory is further configured to use the addresses in the refresh address register when operating in the auto-refresh mode.

WO 2005/114672 12 PCT/US2005/017810
7. The memory system of claim 6 wherein the memory controller is further configured to provide an auto-refresh command to the memory in the auto-refresh mode, and the memory is further configured to change the address in the refresh address register in response to the auto-refresh command.
8. The memory system of claim 3 wherein the memory controller further comprises a register configured to load the address from the refresh address register when transitioning from the self-refresh mode to the auto-refresh mode.
9. The memory system of claim 8 wherein the memory controller register is further configured to sequence through a plurality of addresses in the auto-refresh mode, and use the addresses in the memory controller register to refresh the memory in the auto-refresh mode.
10. The memory system of claim 9 wherein the memory controller is further configured to provide the address in the memory controller register to the memory when transitioning from the auto-refresh mode to the self-refresh mode.
11. The memory system of claim 10 wherein the memory is further configured to load the address received from the memory controller into the refresh address register.
12. A method of refreshing memory having a self-refresh mode and an auto-refresh mode, the memory having a plurality of memory locations, the method comprising:
providing a memory controller with access to a first one of the memory locations in the memory while a second one of the memory locations is being refreshed while operating in the auto-refresh mode.
13. The method of claim 12 wherein the memory comprises a plurality of
memory banks, the first one of the memory locations being located in a first one of the
memory banks and the second one of the memory locations being located in a second
one of the memory banks.

WO 2005/114672

PCT/US2005/017810

13
14. The method of claim 12 wherein the memory further comprises a refresh
address register configured to sequence through a plurality of memory addresses in the
self-refresh mode, each of the memory addresses corresponding to one of the memory
locations to be refreshed in the self-refresh mode, the method comprising:
providing the memory controller with access to the address in the refresh address register.
15. The method of claim 14 wherein the memory controller is provided access to the address in the refresh address register by loading the address into a readable register in the memory, and reading the address from the readable register into the memory controller.
16. The method of claim 15 wherein the readable register comprises a mode register.
17. The method of claim 14 wherein the refresh address register is further configured to sequence through a plurality of memory addresses in the auto-refresh mode, the method further comprising using the addresses in the refresh address register to refresh corresponding memory locations while operating, in the auto-refresh mode.
18. The method of claim 17 further comprising providing an auto-refresh command from the memory controller to the memory while operating in the auto-refresh mode, and changing the address in the refresh address register in response to the auto-refresh command.
19. The method of claim 14 further comprising loading the address from the refresh address register into a register in the memory controller at the beginning of the auto-refresh mode.
20. The method of claim 19 wherein the memory controller is further configured to sequence through a plurality of memory addresses in the auto-refresh mode, the method further comprising using the addresses in the memory controller

WO 2005/114672 14 PCT/US2005/017810
register to refresh corresponding memory locations while operating in the auto-refresh mode.
21. The method of claim 20 further comprising transitioning from the auto-refresh mode to the self-refresh mode, and providing the address in the memory controller register to the memory during the transition.
22. The method of claim 21 further comprising loading the address received by the memory from the memory controller into the refresh address register.
23. A memory configured to operate in a self-refresh mode and an auto-refresh mode, comprising:
a plurality of memory banks being configured such that a first one of the memory banks is accessible to an external device while one or more memory locations in a second one of the memory banks are being refreshed in the auto-refresh mode.
24. The memory of claim 23 further comprising a refresh address register configured to sequence through a plurality of memory addresses in the self-refresh mode, each of the memory addresses corresponding to one of the memory locations, to be refreshed in the self-refresh mode, the refresh address register being accessible to the external device.
25. The memory of claim 24 further comprising a readable register, the refresh address register being accessible to the external device through the readable register.
26. The memory of claim 25 wherein the readable register comprises a mode register.
27. The memory of claim 24 further comprising a strobe generator configured to generate a strobe for each one of the memory locations to be refreshed, the strobe generator being controlled internally during the self-fresh mode, the memory further being configured to provide external control of the strobe generator in the auto-refresh mode.

WO 2005/114672 PCT/US2005/017810
15
28. The memory of claim 24 further comprising a refresh strobe generator configured to generate a refresh strobe for each one of the memory locations to be refreshed during the self-refresh mode, the memory being further configured to receive a refresh strobe from the external device for each one of the memory locations to be refreshed the auto-refresh mode.
29. The memory of claim 24 wherein the memory is further configured to received a sequence of memory addresses from the external device during the auto-refresh mode, each of the received memory addresses being used to refresh a corresponding one of the memory locations.
30. The memory of claim 24 wherein the refresh address register is loadable from the external device.
31. A memory controller configured to control a memory having a plurality of memory banks in an auto-refresh mode and a self-refresh mode, the memory controller comprising:
an address queue configured to store memory addresses for accessing the memory; and
refresh address logic configured to receive from the address queue a memory address to a first one of the memory banks, and a refresh address to a second one of the memory banks, the refresh address logic being further configured to provide the memory address from the address queue to the memory in the auto-refresh mode if the first one of the memory banks is different from the second one of the memory banks.
32. The memory controller of claim 31 wherein the refresh address is controlled by an external source during the auto-refresh mode.
33. The memory controller of claim 31 wherein the refresh address is controlled internally in the auto-refresh mode.

WO 2005/114672 PCT/US2005/017810

34. The memory controller of claim 33 further comprising a storage register, the storage register being loadable with a refresh address from the memory during a transition from the self-refresh mode to the auto-refresh mode.
35. The memory controller of claim 34 further comprising a refresh strobe generator configured to generate a refresh strobe, the refresh strobe being provided to the memory during the auto-refresh mode, and being used to change the refresh address in the storage register during the auto-refresh mode.


Dated this 30th day of November, 2006

ABSTRACT
"METHOD AND APPARATUS FOR CONTROLLING REFRESH IN VOLATILE MEMORIES"
A memory system for controlling memory refresh is provided. An embodiment of the memory system includes a memory configured to operate in a self-refresh mode and an auto-refresh mode, the memory having a plurality of memory locations, and a memory controller configured to access a first one of the memory locations while a second one of the memory locations is being refreshed in the auto-refresh mode. Another embodiment of the memory system includes a memory that can communicate its self refresh address to the memory controller. A further embodiment includes a memory controller that can communicate an auto-refresh address to a memory.

Documents:

1466-MUMNP-2006-ABSTRACT(21-5-2009).pdf

1466-mumnp-2006-abstract(complete)-(1-12-2006).pdf

1466-mumnp-2006-abstract(granted)-(21-8-2009).pdf

1466-mumnp-2006-abstract.doc

1466-mumnp-2006-abstract.pdf

1466-mumnp-2006-abstract1.jpg

1466-MUMNP-2006-CANCELLED PAGES(21-5-2009).pdf

1466-mumnp-2006-claims(amended)-(21-5-2009).pdf

1466-mumnp-2006-claims(complete)-(1-12-2006).pdf

1466-mumnp-2006-claims(granted)-(21-8-2009).pdf

1466-mumnp-2006-claims.pdf

1466-mumnp-2006-correspondance-received.pdf

1466-MUMNP-2006-CORRESPONDENCE(21-5-2009).pdf

1466-mumnp-2006-correspondence(9-5-2007).pdf

1466-mumnp-2006-correspondence(ipo)-(8-9-2009).pdf

1466-mumnp-2006-description (complete).pdf

1466-mumnp-2006-description(complete)-(1-12-2006).pdf

1466-MUMNP-2006-DESCRIPTION(COMPLETE)-(21-5-2009).pdf

1466-mumnp-2006-description(granted)-(21-8-2009).pdf

1466-MUMNP-2006-DRAWING(21-5-2009).pdf

1466-mumnp-2006-drawing(complete)-(1-12-2006).pdf

1466-mumnp-2006-drawing(granted)-(21-8-2009).pdf

1466-mumnp-2006-drawings.pdf

1466-MUMNP-2006-FORM 1(1-12-2000).pdf

1466-MUMNP-2006-FORM 1(21-5-2009).pdf

1466-mumnp-2006-form 2(21-5-2009).pdf

1466-mumnp-2006-form 2(complete)-(1-12-2006).pdf

1466-mumnp-2006-form 2(granted)-(21-8-2009).pdf

1466-MUMNP-2006-FORM 2(TITLE PAGE)-(21-5-2009).pdf

1466-mumnp-2006-form 2(title page)-(complete)-(1-12-2006).pdf

1466-mumnp-2006-form 2(title page)-(granted)-(21-8-2009).pdf

1466-mumnp-2006-form 3(1-12-2006).pdf

1466-MUMNP-2006-FORM 3(21-5-2009).pdf

1466-mumnp-2006-form 3(9-2-2007).pdf

1466-mumnp-2006-form 3(9-5-2007).pdf

1466-MUMNP-2006-FORM 5(21-5-2009).pdf

1466-mumnp-2006-form-1.pdf

1466-mumnp-2006-form-18.pdf

1466-mumnp-2006-form-2.doc

1466-mumnp-2006-form-2.pdf

1466-mumnp-2006-form-26.pdf

1466-mumnp-2006-form-3.pdf

1466-mumnp-2006-form-5.pdf

1466-MUMNP-2006-OTHER DOCUMENT(21-5-2009).pdf

1466-mumnp-2006-pct-search report.pdf

1466-mumnp-2006-petition under rule 137(21-5-2009).pdf

1466-mumnp-2006-specification(amended)-(21-5-2009).pdf

1466-mumnp-2006-wo internation publication report(1-12-2006).pdf

abstract1.jpg


Patent Number 235747
Indian Patent Application Number 1466/MUMNP/2006
PG Journal Number 35/2009
Publication Date 28-Aug-2009
Grant Date 21-Aug-2009
Date of Filing 01-Dec-2006
Name of Patentee QUALCOMM INCORPORATED
Applicant Address 5775 Morehouse Drive, San Diego, California 92121-1714,
Inventors:
# Inventor's Name Inventor's Address
1 WALKER, Robert Michael 9000 Deerland Grove Drive, Raleigh North Carolina 27615
PCT International Classification Number G11C11/406
PCT International Application Number PCT/US2005/017810
PCT International Filing date 2005-05-19
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 11/056,486 2005-02-10 U.S.A.
2 60/573,490 2004-05-21 U.S.A.