Title of Invention

A POWER FACTOR CORRECTION APPARATUS AND A METHOD THEREOF

Abstract An automatic power factor correction system (1), for an electrical power installation drawing varying levels of reactive power, measures an electrical parameter of the power drawn by a load (2) of a power installation using a power measurement integrated circuit (8), the parameter being capable of indicating a level of reactive power drawn by the load (2), and couples a combination of capacitors (6) to the power line (3) to compensate for the level of reactive power indicated by the electrical parameter measured. In a first embodiment (1) of the invention, the combination of power factor compensating capacitors (6) is calculated from a signed value of reactive power drawn by the load (2). In a second embodiment (56), the compensating capacitor combination (6) is calculated from a value of power factor for the load which is calculated from a ratio of an active power value to an apparent power value.
Full Text FORM 2
THE PATENTS ACT, 1970
(39 of 1970)
&
THE PATENTS RULES, 2003
COMPLETE SPECIFICATION
(See section 10, rule 13)
"AUTOMATIC POWER FACTOR
CORRECTION USING POWER
MEASUREMENT CHIP"
WILLIAM D. MCDANIEL, a U.S. citizen, of 709 N.E. Lindberg Drive, Oakview, MO 64118, U.S.A.; GAIL A. MCDANIEL, a U.S. citizen, of 806 N.E. Maple Drive, Oakview, MO 64118, U.S.A., AND TIMOTHY J. MCDANIEL, a U.S. citizen, of 808 N.E. Maple Drive, Oakview, MO 64118, U.S.A.
The following specification particularly describes the invention and the manner in which it is to be performed.

006 08:13 FAX 2122468959
WOM0S/0S5970 PCTAJS2005/W5929
AUTOMATIC POWER FACTOR CORRECTION USING POWER MEASUREMENT CHIP
Cross-Reference to Related Applications
[0001] This is a continuation-in-part of copending U. S. Patent Application, Serial
No. 10/162,406 for AUTOMATIC POWER FACTOR CORRECTION SYSTEM filed June 4,2002, now U.S. Patent No. 6,700,358, which is a continuation-in-part of U. S. Patent Application, Serial No. 09/874,690 for AUTOMATIC POWER FACTOR CORRECTION SYSTEM filed June 5,2001, now U. S. Patent No. 6,462,519, both applications being incorporated herein by reference.
Background of the Invention
[0002] The present Invention relates to electrical power control circuitry and,
more particularly, to an improved system for monitoring and correcting the power factor
of a power installation which employs a power measurement Integrated circuit
[0003] Electrical power is an enormously versatile and convenient source of
energy. However, there are costs In generating and distributing electrical energy, which tend to increase when demand for electrical power increases. For this reason, there Is always a motivation for increasing the efficiency of electrical power transmission and utilization and, conversely, for reducing losses and wastes in the delivery and use of electrical energy.
[0004] Alternating current electrical power is characterized by a phase
relationship between the current and voltage. Current phase lagging the voltage phase results from a preponderance of inductive loads, while current phase leading the voltage phase results from capacitive loads. An in-phase relationship results from resistive loads or a balance of inductive and capacitive loads, in-phase current results in "real" or resistive power, also known as active power, while out-of-phase current results in reactive power from the influence of inductive or capacitive reactance in the power circuit. The vector sum of active power and reactive power is called apparent power, in a single phase AC system, the angle between the active power and the apparent power is the same as the phase angle between the voltage and current. A commonly used measure of the phase relationship between current and voltage is power factor, which is equal to the cosine of the phase angle therebetween or between

I005/028

006 08:13 FAX 21??dRfl % 1^_.il2Z4B8959 UDAS & pARRy up Nv

@j 00B/02S

WO2005/D85970 PCT/US2005/0059M
the active power and the apparent power. Power factor maximizes at a value of unity
When the relationship is effectively resistive, is positive and less than one when
Inductive, and is negative and less than one when capacitive.
[0005] in practice, there tend to be more types of inductive loads, such as
electric motors, transformers, and the tike, connected to power lines than capacitive. In residential power installations, the majority of electrical energy consumed is in refrigeration, ventilation, air conditioning, lighting, and, in some cases, heating. Relatively small amounts of energy are also used for communications, computers, entertainment devices, and the like. Although reactive power is not "consumed" as such in useful work, it is delivered to the power system and returned to the generator. For this reason, there are energy losses associated with the delivery of reactive power, from resistive losses and from currents that are inductively and capacitively coupled away from power conductors. Thus, the delivery of reactive power affects the cost of power generation. Power companies often impose surcharges on industrial power customers when their loads drive the power factor below a selected level. To avoid this, industrial users often connect power factor correcting capacitors to the power line along with their inductive loads to compensate and retain the power factor at an economic level.
[0006] While there are power factor correcting systems available for large
industrial power users, there have been few practical or economical devices for
correcting power factors of residential and small business customers. Generally,
industrial power factor correcting systems are associated with the equipment for which
they are intended to compensate and are activated in coordination with such
equipment. In the past, it has not been considered practical or economical for owners
of residential property to install power factor correction devices for each possible
inductive load. Additionally, inductive devices In residences tend to be activated at
random times, for example, under the control of thermostats.
[0007] There is a type of integrated circuits or chips referred to as power or
energy measurement circuits which have been developed principally for use in solid state power meters for measuring power consumption by electrical utility customers. Such chips measure a number of parameters associated with the flow of AC electrical energy from a source to a customer's electrical installation, Including parameters which indicate levels of reactive power or energy drawn by an installation. However,
3

0«.0e:_14_FAX 21224B8953 LADAS ipARRV LLP~NY

I 007/029

WO 2005HJ8S970 PCI7USMO5/Q0$9»
apparatus or methods using such chips to compensate for reactive power drawn for power factor correction purposes are not known to have been previously developed.
Summary of the Invention
[0008] The present invention provides a system for correcting the power factor of
relatively small power installations, such as residences, apartments, small businesses,
and also individual appliances, such as refrigerators, air conditioners, heat pumps, dish
washers, laundry washers and dryers, and the like. The system of the present
invention generally includes a plurality of reactance units or capacitors which are
selectively coupled to a power line and sensor circuitry to determine If the capacitors
connected to the power line have favorably affected the power factor.
[0009] In general, the present invention measures an electrical parameter of the
power drawn by a load of a power installation which is capable of indicating a level of
reactive power drawn by the load and couples a combination of reactance elements to
the power line to substantially compensate for the level of reactive power Indicated by
the electrical parameter measured. The present invention employs power or energy
measurement integrated circuits or chips in power sensor circuitry, coupled either to the
power line or to a load connectable to the power line, to derive reactive power indicating
parameters from voltage and current measurements on the power line. The invention is
directed to a first embodiment in which the power measurement chip provides a
reactive power value having a positive or negative sign to indicate an inductive or
capacitive power value, which is derived from periodic measurements of power line
voltage and load current In the first embodiment, a controller or microprocessor
periodically acquires the signed reactive power value from the power measurement
chip and calculates a combination of capacitance values to compensate for the reactive
power level drawn by the load on the power line and controls the switching of the
capacitance combination across the power line. The measurements by the power
measurement chip and the reactive power value acquisitions by the controller are
periodically repeated so that as the power drawn by the load or loads changes, the
compensating values of capacitance are adjusted accordingly.
[0010] in a second embodiment of the present invention, a power measurement
chip periodically derives values of active power and apparent power from voltage and current measurements. The controller periodically acquires the values of active power
*t

08/24/2006 08:14 FAX 21224G8959 LADAS & PARRV LLP NY g]008/029
WO 2005/085970 PCI/US200S/005929
and apparent power and derives a power factor value from the ratio of active power to apparent power. The controller then calculates a combination of capacitance values ta maximize the power factor value, to compensate for the level of reactive power drawn, and controls the switching of the capacitance combination across the power line. In the second embodiment, current sensing circuitry is placed in a circuit branch which includes the load and which is in parallel with the compensating capacitors. By this means, load current measured by the current sensing circuitry Is not affected by compensating capacitors which might already connected across the power line or which might be excessive because of a change in operation of the load. The controller in the second embodiment simply calculates the most appropriate capacitance combination to compensate for the currently derived value of power factor, regardless of the previously calculated capacitance combination.
[0011] In measuring the reactive power indicating parameters of power drawn by
loads within the power installation, the present invention may average a number of measurements over time and takes no compensation action unless a change of a selected difference is measured in less than a selected Interval of time. This approach, thus, reduces switching transients by making the system relatively immune to small
variations in the power drawn,
[0012] In the preferred embodiments, the present invention bases compensating
capacitance increments on multiples of a base capacitance which would result in a compensating reactance that would draw about one ampere of current at the nominal power line frequency and voltage. The base capacitance is 22 microfarads for a power installation with a line frequency of 60 hertz and a nominal voltage of 110 volts. The set of capacitors includes capacitors with capacitance values: 1, 2,4,8...128 times the base capacitance. A typical installation of the present invention includes a set of eight compensating capacitors with values ranging in powers of two from 1 to 128 times the base capacitance of 22 microfarads.
[0013] The compensating capacitors are connected through latching switches
across the power line. The latching switches are interfaced to an eight-bit output port of a controller, such as a microprocessor or microcontroller. By this means, the controller can connect any one of 256 combinations of the capacitors across the power line or disconnect any or all of the capacitors from the power line by writing an appropriate binary word to the output port in which the bit content of the binary word corresponds to file combination of capacitors to be connected or disconnected.
• 9~

08/24/2006 08:15 FAX 2122dRfiq A ^i^^tbB359 |_ADAS & PARRV LLP NY
WO 2005/085970 PCTWS2Q05/005929
[0014] Other objects and advantages of this invention will become apparent from
the following description taken in relation to the accompanying drawings wherein are
set forth, by way of illustration and example, certain embodiments of this invention.
[0015] The drawings constitute a part of this specification, include exemplary
embodiments of the present invention, and Illustrate various objects and features thereof.
Brief Description of the Drawings
[0016] Fig. 1 is a block diagram illustrating the principal components of an
automatic power factor correction system using a power measurement chip which
embodies the present invention.
[0017] Fig. 2 Is a more detailed block diagram illustrating further details of the
automatic power factor correction system.
[0018] Fig. 3 is a block diagram illustrating a capacitor bank and switching
circuitry of the automatic power factor correction system.
[0019] Fig. 4 is a flow diagram illustrating the principal process steps of the
present invention for correcting power factor based on acquisition of a signed reactive
power value obtained from a power measurement chip.
[0020] Fig. 5 is a flow diagram illustrating the principal process steps of a second
embodiment of the present invention in which a power factor value is derived from
values of active power and apparent power obtained from a second type of power
measurement chip.
[0021] Fig. 6 Is a block diagram illustrating a preferred configuration of the
principal components of an automatic power factor correction system of the second
embodiment of the present invention.
Detailed Description of the Invention
[0022] As required, detailed embodiments of the present invention are disclosed
herein-, however, it is to be understood that the disclosed embodiments are merely exemplary of the invention, which may be embodied in various forms. Therefore, specific structural and functional details disclosed herein are not to be interpreted as limiting, but merely as a basis for the claims and as a representative basis for teaching
h

««4/200e_0B:_15 FAX 2122468359 LADA8" . PftRRV LLp NV ^^
WO 2003/085970 PCT/OS2005/005529
one skilled in the art to variously employ the present invention in virtually any appropriately detailed structure.
[0023] Referring to the drawings in more detail, the reference numeral 1
generally designates a power factor correction apparatus for automatically correcting the power factor of a power installation including one or more power loads drawing a variable level of reactive power at random times from an AC power source 3, such as a generator of an electrical utility company, by way of a power line 4. In general, the present invention measures a one or more electrical parameters of the power drawn by the load 2 which are capable of indicating a level of reactive power drawn by the load and controls the coupling of an appropriate combination of reactance elements 6, such as capacitors, to the power line 4 to substantially compensate for the level of reactive power indicated by the electrical parameter measured. In the present Invention, the electrical parameters of the drawn power are measured by way of a power measurement integrated circuit (IC) or chip 8.
[0024] The power factor correction apparatus 1 includes current sensing circuitry
10 coupled into one of the conductors of the power line 4 and voltage sensing circuitry 12 coupled across the power line. The current and voltage sensing circuitry 10 and 12 are coupled to inputs of the power measurement chip 8 which periodically derives values of electrical parameters from the measured current and voltage and stores values of such parameter values in registers within the chip 8. The apparatus 1 includes a controller 14, such as a microprocessor, which is programmed to periodically query the chip 8 for selected ones of the parameter values to employ in calculations to determine the appropriate combination of capacitors 6 to couple to the power line 4 to compensate for reactive power drawn by the load 2. The controller 14 controls capacitor switching circuitry 16 to connect the selected capacitor combination across the power line 4 to improve the power factor of the load 2, as it would be sensed or "seen" by the power source 3.
[0025] Referring to Figs. 1 and 2, the current sensing circuitry 10 preferably
includes a transformer or coil (not shown) which is connected or inductively coupled to one conductor of the power line 4. The current sensing circuitry 10 could alternatively be formed by a resistor or other type of element, such as a Hall effect based sensor. The signal from the current sensing circuitry 10 is coupled to the power measurement chip 8 by way of signal conditioning circuitry 20 which includes scaling elements, such as a resistor network (not shown) and low pass filtering elements, such as a capacitor

08/24/2006 08:15 FAX 21224Rfiq .. _^* . ^Z«8959 LAOAS 8 PARRV LLP NV @011/029
*
WO 2005/0*5970 PCT/USZM5/W592*
network (not shown). Similarly, the voltage sensing circuitry 12 includes signal conditioning circuitry 22 including scaling components, such as a resistor network (not shown) and low pass filtering components, such as a capacitor network (not shown). The actual configuration of conditioning circuitry 20 and 22 depends on the range of signal levels required by the particular chip 8 employed.
[0026] The illustrated controller 14 includes ROM (read-only memory) 26 which
stores programs and fixed data and RAM (read/write memory) 28 which stores temporary data. The ROM 26 may be an EPROM or other type of field programmable ROM or a mask programmed ROM. The RAM 28 may include flash RAM or other nonvolatile type of memory circuitry. The controller 14 may be implemented by any of a number of known types of embedded microprocessors, microcontrollers, and the like. The controller 14 may, for example, be one of the PIC16F87X series of microcontrollers manufactured by Microchip Technology, Inc. (documentation for which can be found at www.microchip.com). The controller 14 includes a parallel port 32 (Fig. 3) which Is interfaced through a set of drivers 36 and solid state relays or latching switches 16 to a plurality of capacitors 38 of the capacitor bank 6.
(0027) Fig. 3 illustrates details of the capacitor bank 6 and the manner of
interfacing the capacitors 38 of the bank 6 to the port 32 of the controller 14. The port
32 is illustrated as having eight terminals 42 labeled P0 through P7. Each terminal 42
is connected through a latching switch 16 to a specific capacitor 38. The capacitors 38
are shown as having values (1 X C) through (128 X C), varying in powers of two or
doubling. The value "C" is selected as the value of capacitance which will form a
capacitive reactance which will draw approximately one ampere of current at the
nominal line frequency and line voltage of the power line 4. The value of rtC" is 22
microfarads for a line frequency of 60 hertz and a nominal AC line voltage of 110 volts.
Alternatively, the value of "C" could be determined to draw some other value of current,
such as one-half ampere, a quarter of an ampere, or the like, depending on the degree
of correction resolution desired. In such a case, it would still be desirable to vary the
values of capacitors 38 in the capacitor bank 6 by multiples of 2 for convenient binary
switching control of the capacitors 38. Alternatively, additional ports 32 could be
employed and a larger number of capacitors 38 used to provide for flexibility in the
range and/or resolution of power factor correction m the present invention.
[0028] By use of such a set of capacitors 38, the compensation resolution of the
apparatus 1 is one ampere of correction. The set of capacitors 38 in the illustrated
8-

_08/24£2008_08:18_FAX_ 2122488959 LADAS a PARRV LLP NY ~ ~jt9,2~
WO 2005/085970 PCT/US1005/OOS929
capacitor bank 6, and activated in the matter illustrated in Fig. 3, can provide any
capacitance value from zero to 255 times "C", In increments of "C". The controller 14
simply writes a binary word to the port 32 in which the binary content of the word
corresponds to the capacitors 38 it has been determined require coupling to the power
line 4. The drivers 36 provide isolation and driving current to operate the solid state
relays 16, such as triacs, SCR's, or the like. The relays or switches 16, or the drivers
36, preferably have latching capability so that the most recent state of activation written
to the port 32 is maintained until changed by a new word from the controller 14. The
apparatus 1 may be set up to use either a positive logic, in which a logic one activates
the switches 16, or a negative logic, in which a logic zero activates the switches 16.
[0029] Each set of a capacitor 38 and its latching switch 16 is connected across
the power line 4. In a physical embodiment of the capacitor bank 6 shown, the sets of capacitors 38 with latching switches 16 can be connected in parallel and simply plugged Into a convenient outlet connected to the power line 4. Fig. 3 shows load appliances 2 which are connected by respective appliance switches 44 to the power line 4. It is also foreseen that the apparatus 1 could be incorporated within an appliance 2 for providing power factor correction solely for that particular appliance rather than a plurality of appliances or a whole household.
[0030] The power measurement integrated circuit 8 is one of a type of integrated
circuits which are also referred to as power measurement circuits, energy measurement circuits, power/energy metering circuits, or the like. They are provided by their manufactures principally for incorporation into power meters, such as those employed by electrical utility companies for metering electrical power usage and energy consumption by utility customers. Power measurement circuits with varying capabilities and specifications are manufactured by Analog Devices, Inc. (www.analog.com) and Cirrus Logic, Inc. (www.cirrus.Gom). Alternatively, comparable types of chips may be available from other manufacturers. Such chips incorporate sampling control circuitry, scaling circuitry, analog to digital conversion circuitry (ADC), storage registers, mathematical processing software, and data interfaces. Published specifications and application notes detail the manner of coupling such devices to power lines for measuring power line parameters and for interfacing to host systems for obtaining values of the parameters measured. I n the present invention, the use of such types of chips reduces the complexity of the apparatus 1 and increases the flexibility of design and use of the apparatus 1.
1

^4/200G_08:16 FAX 2122468959 LADAS S PARRV LLP NY '" i013/0
WO 2005/085970 PCT/DS2005/005929
JST
[0031] In a preferred or first embodiment of the apparatus 1, the chip 8 is a
model ADE7753 manufactured by Analog Devices, Inc. Documentation for this chip is available on the website Identified above. The ADE7753 periodically derives a signed reactive power value, among other parameters, from the voltage and current values measured through the current and voltage sensing circuitry 10 and 12 and stores this value in a particular register within the chip 8 which can be queried by the controller 14, over a serial interface between the chip 8 and the controller 14. From the signed reactive power value, the controller 8 can calculate the value of capacitance required to compensate for the reactive component of power drawn by the load 2, using known formulas. From the known voltage of the power line 4, or a measured voltage value stored in an appropriate register, and the measured reactive power, the reactive current drawn by the load 2 can be calculated, along with the reactive Impedance or reactance of the load 2. The compensating reactance Is numerically the same as the load reactance with the opposite sign, from which the required compensating capacitor combination can be calculated. It is foreseen that there are other ways to determine the compensating capacitance value from the signed reactive power value, either in combination with known factors or with other parameters derived by the particular chip 8.
[0032] Fig. 4 illustrates the principal steps of a first embodiment of a method of
power factor correction 47 according to the present invention. At step 48. the controller 14 acquires the signed reactive power value from the power measurement chip 8. At step 49, the controller 14 calculates the reactance required to compensate for the reactive power value obtained. In step 50,
the calculated reactance is connected across the load 2 or power line 4. The process
47 is repeated periodically at a rate which is determined by the programming of the
controller 14 and, to some extent, by the clocking of the power measurement chip 8.
[0033] Because the process 47 obtains a signed reactive power value, it has the
capability of detecting overcorrection of the power factor of the load 2, such as when the reactive power drawn by the load 2 decreases. It is not desirable for the process 47 to track variations in the reactive power drawn by the load 2 too closely. Thus, some averaging and comparing of current and past values of measured reactive power may be desirable. Additionally, it is not desirable to attempt to correct the power factor of the load 2 to precisely unity, because of undesirable resonance effects which can
0

08/24/2006 08:1G FAX 2122468859
i
WO 2005/085970

LADAS & PARRV LLP NV

PCT/US2005/005929

@014/029

AQ
occur. It has been found that maximizing the power factor to about 0.95 is an optimum correction in the process 47.
[0034] Figs. 5 and 6 illustrate a power factor correction process 54 (Fig. 5) and
apparatus 56 (Fig. 6) which form a second embodiment of the present invention. The
process 54 and apparatus 56 are particularly adapted for use with a power
measurement integrated circuit 58 which does not provide a signed reactive power
value but which does provide values of active power and apparent power, from which a
power factor value for a load 60 may be obtained, Such a chip 58 could be
implemented by a model CS5460 manufactured by Cirrus Logic, Inc. Documentation
for the C$5460 can be obtained from the website listed above.
[0035] Referring to Fig. 6, the apparatus 56 provides power factor correction for
the load 60 which receives electrical power from an AC power source 62 by way of a power line 64. The apparatus 56 Includes current sensing circuitry 66 and voltage sensing circuitry 68 which may be similar to the circuitry 10 and 12 of the apparatus 1. The circuitry 66 and 68 are coupled to the chip 58 by means of respective scaling and filtering circuitry (not shown). The chip 58 communicates with a controller 70, which may be similar to the controller 14. A set of capacitor switching elements 72 is coupled between the controller 70 and a bank of capacitors 74 which are connected on one side to one conductor of the power line 64. The switches 72 are connected to the other conductor of the power line 64 and complete circuits between selected ones of the capacitors 74 and the power line 64 when corresponding ones of the switches 72 are activated by the controller 70. The switches 72 and capacitors may be substantially similar to the switches 16 and capacitors 6.
[0036] The power measurement chip 56 periodically derives values of active
power and apparent power, among other parameters, from current and voltage measurements made through the current and voltage sensing circuitry 66 and 68 and stores these values in particular registers within the chip 58. Referring to Fig. 5, the controller 70 is programmed to acquire the active power value from the chip 58 in step 76 of the process 54 and the apparent power value In step 78. In step 60, the controller 70 calculates a power factor value from the ratio of the active power value to the apparent power value. In step 82, the controller 70 calculates the combination of capacitors 74 required to substantially maximize the power factor value, to thereby compensate for the level of reactive power drawn by the load 60. As in the process 47 (Fig. 4), the objective of the process 54 is to achieve a power factor value of about 0.95.
H

_08/24/200G_08iJ7_FAX 21224G8959 LADAsTpARRV LLP NY '""~ ^5/029
WO 2005/085970 PCT/US2005/Q05929
The controller 70 controls the connection of the required capacitors 74 across the power line 64, by way of the capacitor switches 72, in step 84, The illustrated process 54 is repeated in an endless loop, as long as the controller 70 and other components are active. Alternatively, the apparatus 56 could be interconnected to the load 60 in such a manner that the process 54 is only activated with the load 60 is electrically activated.
[0037] The particular power measurement chip 58 used in the apparatus 56 does
not directly provide a signed value of reactive power drawn by the load 60. Thus, the chip 56 is not adapted to directly sense overcorrection of the power factor, such as when the level of reactive power decreases, as would occur if mechanical loading of an electrical motor were reduced. Although the chip 56 is capable of deriving parameters from which a signed level of reactive power could be determined or by comparing current parameters with previous parameters, the apparatus 56 is particularly configured so that such an Indirect manner of determining a signed level of reactive power is not necessary.
[0038] As illustrated in Fig. 6, the current sensing circuitry 66 is connected in
series with the load 60 in a circuit branch 86 which is connected in parallel with the power source 62 and any capacrtors74 connected across the power line 64. Because the current sensing circuitry 66 is on the load side of the capacitors 74, rather than on the source side, the current sensed by the circuitry 66 is only affected by the characteristics of the load 60 and not by the capacitors 74. Thus, the chip 58, in calculating a compensating reactance, simply calculates the combination of capacitors 74 needed to compensate for the currently measured power factor value of the load 60 with no assumption of a combination of capacitors 74 previously connected across the power line 64.
[0039] Although the automatic power factor correction apparatus 1 and 56 have
been described and illustrated with the suggestion that they are housed independent of the loads 2 and 60, it is foreseen that apparatus 1 or 56 could be incorporated into individual loads 2 or 60, such as within individual appliances. Additionally, it Is foreseen that the functions of the power measurement integrated circuit 8 and the controller 14 could be combined in a single integrated circuit. Similarly, the functions of the power measurement chip 58 and the controller 70 could be combined in a single integrated circuit. Such combinations are intended to be encompassed by the present invention.
12-

08/24/2006 08:17 FAX 2122468958 LADAS & PARRY LLP NV g]016/029
W0 2005/085970 FCIrTOO*^
[0040] It is to be understood that while certain forms of the present invention
have been illustrated and described herein, it Is not to be limited to the specific forms or arrangement of parts described and shown.
SUBSTITUTE SHEET (RULE 26)
13

©017/029
_ 08/24/2006 08:17 FAX 21224B8959 LADAS a PARRV LLp
i
WO 2005/085970 PCT/US2005/005929
CLAIMS What is claimed and desired to be secured by Letters Patent is:
1. A power factor correction apparatus for power factor correcting an
electrical installation including a power line having coupled thereto a load
drawing AC electrical power including a potentially variable level of reactive
power, said apparatus comprising:
(a) power sensor circuitry coupled to said power line and operative to detect an electrical parameter of electrical power drawn by said load which indicates a level of reactive power drawn by said load, said power sensor circuitry including a power measurement integrated circuit coupled to said power line;
(b) a plurality of reactance elements;
(c) switching circuitry controllable to couple said reactance elements to said power line individually or in selected combinations; and
(d) a controller interfaced to said power sensor circuitry and said switching circuitry and operative, in response to said level of reactive power indicated by said electrical parameter, to cause said switching circuitry to couple an appropriate combination of said reactance elements to said power line to thereby minimize said level of reactive power indicated by said electrical parameter.
2. An apparatus as set forth in Claim 1 wherein:
(a) said power measurement integrated circuit periodically determines a signed reactive power value from electrical power drawn by said load;
(b) said controller acquires said signed reactive power value from said power measurement integrated circuit; and
(c) said controller calculates said appropriate combination of said reactance elements from said signed reactive power value.
SUBSTITUTE SHEET (RULE 26)

08/24/2008 08:18 FAX 21224B8q , ^_^Z468859 LADAS & PARRV LLP NY @018/029
WO 2005/0*5970 PCT/DS200SAM5929
3. An apparatus as set forth in Claim 1 wherein:
(a) said power measurement integrated circuit periodically determines an active power value and an apparent power value from electrical power drawn by said load;
(b) said controller acquires said active power value and said apparent power value from said power measurement integrated circuit*,
(c) said controller calculates a power factor value for said load from a ratio of said active power value to said apparent power1 value; and
(d) said controller calculates said appropriate combination of reactance elements from said power factor value.
4. An apparatus as set forth in Claim 1 wherein said reactance elements
include:
(a) a plurality of capacitors.
5. An apparatus as set forth In Claim 1 wherein said reactance elements
include:
(a) a set of capacitors of capacitance values varying in powers of two from a minimum capacitance value to a maximum capacitance value.
6. An apparatus as set forth in Claim 1 wherein said reactance elements
include:
(a) a plurality of capacitors, each capacitor having a capacitance value which is a multiple of a base capacitance value; and
(b) said -base capacitance value is that capacitance value which results in a reactance which draws substantially one ampere at a nominal line frequency and line voltage of said power line.
\r-
SUBSTITUTE SHEET [RULE 26)
IT-

■8/24/2006 08:18 FAX 21224G8959 LAOATTTARRV LLP NY @0
t
V
WO 2003/085970 PCT/US2005/0059M
7. An apparatus as set forth in Claim 1 wherein;
(a) said controller includes a digital port formed by a specific plurality of port terminals;
(b) said switching circuitry includes latching elements which couple each of said reactance elements to specific ones of said port terminals; and
(c) said controller causes selected ones of said reactance elements to be coupled to said power line by writing to said port a multiple bit binary word having a bit content corresponding to said selected ones of said reactance elements.
8. An apparatus as set forth in Claim 1 wherein:
(a) said power sensor circuitry is coupled to said power line by being coupled to said load; and
(b) said power measurement integrated circuit and said controller are activated only in response to electrical activation of said load from said power line.
9. A method for power factor correcting an electrical power installation
including a power line having coupled thereto a load drawing AC electrical power
including a potentially variable level of reactive power, said method employing
reactance elements and comprising the steps of:
(a) automatically measuring an electrical parameter of power drawn by said load using power sensor circuitry coupled to said power line, said power sensor circuitry including a power measurement integrated circuit, said electrical parameter being capable of indicating a level of reactive power drawn by said load; and
(b) automatically coupling an appropriate combination of said reactance elements to said power line to thereby substantially minimize said level of reactive power indicated by said electrical parameter.
lh
SUBSTITUTE SHEET (RULE 28)

006 08:18 FAX 2122488959

LADAS 8 PARRY LLP NV

@1 020/028

WO 2005/085970 PCT/USttOS/005929
10. A method as set forth in Claim 9 and including the steps of.
(a) said power measurement integrated circuit automatically measuring a signed reactive power value from electrical power drawn by said load;
(b) automatically obtaining said signed reactive power value from said power measurement integrated circuit; and
(c) automatically determining said appropriate combination of said reactance elements from said signed reactive power value.
11. A method as set forth in Claim 9 and including the steps of:
(a) said power measurement integrated circuit automatically measuring an active power value and an apparent power value from electrical power drawn by said load;
(b) automatically obtaining said active power value and said apparent power value for said load from said power measurement integrated circuit;
(c) automatically calculating a power factor value for said load from a ratio of said active power value to said apparent power value; and
(d) automatically determining said appropriate combination of reactance elements from said power factor value.
12. A method as set forth in Claim 9 wherein said coupling step includes the
step of:
(a) coupling one or more of a set of capacitors to said power line as said appropriate combination of said reactance elements.
13. A method as set forth in Claim 9 wherein said coupling step includes the
step of.
(a) providing a set of capacitors having capacitance values varying in powers of two from a minimum capacitance value to a maximum capacitance value; and
(b) coupling one or more of said set of said capacitors to said power line as said appropriate combination of said reactance elements,
SUBSTITUTE SHEET (RULE 26)
7

08/24/2006 08:18 FAX 2122468959 LADAS & PARRY LLP NY B021/029
WO 2005/085970 PCT/US200S/0«5»29
14. A method as set forth in Claim 9 wherein said coupling step includes the
step of.
(a) providing a set of capacitors to said power tine, each capacitor having a capacitance value which is a multiple of a base capacitance value, and said base capacitance value being that capacitance value which results in a reactance which draws substantially one ampere at a selected nominal line frequency and a selected nominal line voltage of said power line; and
(b) coupling one or more of said set of said capacitors to said power line as said appropriate combination of said reactance elements.
15. A method as set forth in Claim 9 and including the steps of:
(a) providing a controller including a digital port formed by a specific plurality of port terminals and switching circuitry including latching elements which couple each of said capacitors to specific ones of said port terminals; and
(b) said controller effecting coupling of said appropriate combination of said capacitors to said power line by writing to said port a multiple bit binary word having a bit content corresponding to said appropriate combination of said capacitors.
16. A method as set forth In Claim 9 and including the step of:
(a) coupling said power sensor circuitry to said power line by way of said load; and
(b) activating said power sensor circuitry, including said power measurement integrated circuit, only in response to electrical activation of said load from said power line.
SUBSTITUTE SHEET (RULE 26)
\r

08/24/2006 08.19 FAX 21224G8358 LADAS & PARRV LLP NY i022/028
WO 2005/0*5970 KT/US2005/005929
17. A method for power factor correcting an electrical power installation
including a power line having coupled thereto a load drawing AC electrical power
including a potentially variable level of reactive power, said method employing
reactance elements and comprising the steps of:
(a) coupling a power measurement integrated circuit to said power line;
(b) automatically measuring a signed reactive power value from electrical power drawn by said load by said power measurement integrated circuit;
(c) automatically obtaining said signed reactive power value from said power measurement integrated circuit;
(d) automatically determining an appropriate combination of said reactance elements to thereby substantially minimize said level of reactive power indicated by said signed reactive power value; and
(e) automatically coupling said appropriate combination of said reactance elements to said power line to thereby power factor correct said power installation.
18. A method as set forth in Claim 17 wherein said coupling step Includes the
step of:
(a) coupling one or more of a set of capacitors to said power line as said appropriate combination of said reactance elements.
SUBSTITUTE SHEET (RULE 26)
II

19 FAX 2122468959

LADAS & PARRV LLP NY

1023/029

WO 2005/085970 PCIYUS2Q05/D05929
19. A method for power factor correcting an electrical power installation
including a power line having coupled thereto a load drawing AC electrical power
including a potentially variable level of reactive power, said method employing
reactance elements and comprising the steps of:
(a) coupling a power measurement integrated circuit to said power line;
(b) automatically measuring an active power value and an apparent power value from electrical power drawn by said load by said power measurement integrated circuit;
(c) automatically obtaining said active power value and said apparent power value from said power measurement integrated circuit;
(d) automatically calculating a power factor value for said electrical power drawn by said load from a ratio of said active power value to said apparent power value;
(e) automatically determining an appropriate combination of said reactance elements to thereby substantially maximize said power factor value; and
(0 automatically coupling said appropriate combination of said reactance elements to said power fine to thereby power factor correct said power installation.
20. A method as set forth in Claim 19 wherein said coupling step includes the
step of:
(a) coupling one or more of a set of capacitors to said power line as said appropriate combination of said reactance elements.
21. A power factor correction apparatus substantially as hereinbefore described with reference to the accompanying drawings.
22. A method for power factor correction of an electrical power installation substantially as hereinbefore described with reference to the accompanying drawings

Dated this 25th day of August 2006. yh^l^X^^M
(OMANA RAMAKRISHNAN)
OF K & S PARTNERS AGENT FOR THE APPLICANT
SUBSTITUTE SHEET (RULE 26)
2-0

Abstract
An automatic power factor correction system (1), for an electrical power installation drawing varying levels of reactive power, measures an electrical parameter of the power drawn by a load (2) of a power installation using a power measurement integrated circuit (8), the parameter being capable of indicating a level of reactive power drawn by the load (2), and couples a combination of capacitors (6) to the power line (3) to compensate for the level of reactive power indicated by the electrical parameter measured. In a first embodiment (1) of the invention, the combination of power factor compensating capacitors (6) is calculated from a signed value of reactive power drawn by the load (2). In a second embodiment (56), the compensating capacitor combination (6) is calculated from a value of power factor for the load which is calculated from a ratio of an active power value to an apparent power value.
M

Documents:

1017-mumnp-2006-abstract(27-5-2008).doc

1017-mumnp-2006-abstract(27-5-2008).pdf

1017-mumnp-2006-abstract(28-8-2006).pdf

1017-mumnp-2006-abstract(amended)-(27-5-2008).pdf

1017-mumnp-2006-abstract(granted)-(20-6-2008).pdf

1017-mumnp-2006-abstract.pdf

1017-mumnp-2006-cancelled pages(27-5-2008).pdf

1017-mumnp-2006-claims(28-8-2006).pdf

1017-mumnp-2006-claims(granted)-(20-6-2008).pdf

1017-mumnp-2006-claims(grated)-(27-5-2008).doc

1017-mumnp-2006-claims(grated)-(27-5-2008).pdf

1017-mumnp-2006-claims.pdf

1017-mumnp-2006-correspondance-received.pdf

1017-mumnp-2006-correspondence 1(26-12-2007).pdf

1017-mumnp-2006-correspondence 2(27-5-2008).pdf

1017-mumnp-2006-correspondence(ipo)-(20-6-2008).pdf

1017-mumnp-2006-correspondence(ipo)-(22-9-2008).pdf

1017-mumnp-2006-description (complete).pdf

1017-mumnp-2006-description(complete)-(28-8-2006).pdf

1017-mumnp-2006-description(granted)-(20-6-2008).pdf

1017-mumnp-2006-drawing(27-5-2008).pdf

1017-mumnp-2006-drawing(28-8-2006).pdf

1017-mumnp-2006-drawing(amended)-(27-5-2008).pdf

1017-mumnp-2006-drawing(granted)-(20-6-2008).pdf

1017-mumnp-2006-form 1(27-11-2006).pdf

1017-mumnp-2006-form 1(27-5-2008).pdf

1017-mumnp-2006-form 18(5-11-2006).pdf

1017-mumnp-2006-form 18(8-11-2006).pdf

1017-mumnp-2006-form 2(complete)-(28-8-2006).pdf

1017-mumnp-2006-form 2(granted)-(20-6-2008).pdf

1017-mumnp-2006-form 2(grated)-(27-5-2008).doc

1017-mumnp-2006-form 2(grated)-(27-5-2008).pdf

1017-mumnp-2006-form 2(title page)-(28-8-2006).pdf

1017-mumnp-2006-form 2(title page)-(granted)-(20-6-2008).pdf

1017-mumnp-2006-form 26(11-10-2006).pdf

1017-mumnp-2006-form 26(27-11-2006).pdf

1017-mumnp-2006-form 26(7-11-2006).pdf

1017-mumnp-2006-form 3(25-8-2006).pdf

1017-mumnp-2006-form 3(5-2-2007).pdf

1017-mumnp-2006-form 3(6-2-2007).pdf

1017-mumnp-2006-form 5(25-8-2006).pdf

1017-mumnp-2006-form 5(27-5-2008).pdf

1017-mumnp-2006-form 5(28-8-2006).pdf

1017-mumnp-2006-form-1.pdf

1017-mumnp-2006-form-2.doc

1017-mumnp-2006-form-2.pdf

1017-mumnp-2006-form-3.pdf

1017-mumnp-2006-form-5.pdf

1017-mumnp-2006-pct-pamphlet.pdf

1017-mumnp-2006-specification(amended)-(27-5-2008).pdf

1017-mumnp-2006-wo international publication report(28-8-2006).pdf

abstract1.jpg


Patent Number 221322
Indian Patent Application Number 1017/MUMNP/2006
PG Journal Number 35/2008
Publication Date 29-Aug-2008
Grant Date 20-Jun-2008
Date of Filing 28-Aug-2006
Name of Patentee MCDANIEL, WILLIAM, D.
Applicant Address 709 N.E. Lindberg Drive, Oakview, MO 64118,
Inventors:
# Inventor's Name Inventor's Address
1 MCDANIEL, WILLIAM,D. 709 N.E.Lindberg Drive, Oakview,MO 64118,
2 GAIL A.MCDANIEL 806 N.E.Maple Drive, Oakview MO 64118,
3 TIMOTHY J. MCDANIEL 808 N.E.Maple Drive, Oakview,MO 64118,
PCT International Classification Number G05F/70,
PCT International Application Number PCT/US2005/005929
PCT International Filing date 2005-02-25
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 10/789,253 2004-02-27 U.S.A.